Shallow trench isolation stress modification by optimal shallow trench isolation process for sub-65-nm low power complementary metal oxide semiconductor technology

被引:2
|
作者
Hu, Chan-Yuan [1 ,2 ]
Chen, Jone F. [1 ,2 ]
Chen, Shih-Chih [3 ]
Chang, Shoou-Jinn [1 ,2 ]
Wang, Shih-Ming [1 ,2 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
[2] Natl Cheng Kung Univ, Inst Microelect, Ctr Micro Nano Sci & Technol, Adv Optoelect Technol Ctr, Tainan 70101, Taiwan
[3] Natl Yunlin Univ Sci & Technol, Dept Elect Engn, Touliu 640, Taiwan
来源
关键词
CMOS integrated circuits; compressive strength; isolation technology; leakage currents; low-power electronics; MOSFET; SRAM chips; DRAIN LEAKAGE CURRENT;
D O I
10.1116/1.3359612
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Shallow trench isolation (STI) induced mechanical stress affects the device behavior in the advanced complementary metal oxide semiconductor (CMOS) technology. This article presents how to use an optimal STI process to reduce transistor mismatch and leakage current induced standby current in static random access memory (SRAM). The STI induced mechanical stress affects the device behavior in the advanced CMOS technology. The optimized STI process can reduce junction and bulk leakage that occurs on the STI sidewall due to STI compressive stress enhancing boron diffusion and increasing junction electric field of STI sidewall resulting in band-to-band-tunneling (BTBT) degradation. An obvious decrease in BTBT occurs on STI edge sidewall that is observed by using the optimized STI process. Meanwhile, the optimized STI process has better length of diffusion effect. Moreover, the optimized STI process can improve the parasitic device at STI edge because of smaller divot. Since random fluctuation of channel dopant and process induced device mismatch are major considerations in SRAM cell, we examine STI sidewall boron dopant diffusion effect on SRAM due to BTBT increasing exponentially with increasing doping concentration in the P-well of negative metal oxide semiconductor field effect transistor. The mismatch of passing gate of SRAM and V-cc_min can also be improved by leakage reduction from the optimized STI process due to improved random dopant fluctuation.
引用
收藏
页码:391 / 397
页数:7
相关论文
共 50 条
  • [31] A robust shallow trench isolation (STI) with SiN pull-back process for advanced DRAM technology
    Li, CH
    Tu, KC
    Chu, HC
    Chang, IH
    Liaw, WR
    Lee, HF
    Lien, WY
    Tsai, MH
    Liang, WJ
    Yeh, WG
    Chou, HM
    Chen, CY
    Chi, MH
    2002 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP: ADVANCING THE SCIENCE OF SEMICONDUCTOR MANUFACTURING EXCELLENCE, 2002, : 21 - 26
  • [32] The Enhanced Role of Shallow-Trench Isolation in Ionizing Radiation Damage of 65 nm RF-CMOS on SOI
    Madan, Anuj
    Verma, Rohan
    Arora, Rajan
    Wilcox, Edward P.
    Cressler, John D.
    Marshall, Paul W.
    Schrimpf, Ronald D.
    Cheng, Peter F.
    Del Castillo, Linda Y.
    Liang, Qingqing
    Freeman, Greg
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2009, 56 (06) : 3256 - 3261
  • [33] Impact of reducing shallow trench isolation mechanical stress on active length for 40nm n-type metal-oxide-semiconductor field-effect transistors
    Huang, Yao-Tsung
    Wu, San-Lein
    Lin, Hau-Yu
    Kuo, Cheng-Wen
    Chang, Shoou-Jinn
    Hong, De-Gong
    Wu, Chung-Yi
    Huang, Cheng-Tung
    Cheng, Osbert
    Japanese Journal of Applied Physics, 2011, 50 (4 PART 2):
  • [34] Layout-independent transistor with stress-controlled and highly manufacturable shallow trench isolation process
    Horita, Katsuyuki
    Ishibashi, Masato
    Umeda, Hiroshi
    Kawahara, Takaaki
    Ikeda, Taketoshi
    Yamashita, Tomohiro
    Kuroi, Takashi
    Inoue, Yasuo
    Horiba, Yasutaka
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (4B): : 2079 - 2083
  • [35] Improved shallow trench isolation (STI) process for sub-1/4 mu m CMOS technologies
    Sallagoity, P
    Gaillard, F
    Rivoire, M
    McClathie, S
    Paoli, M
    Haond, M
    ULSI SCIENCE AND TECHNOLOGY / 1997: PROCEEDINGS OF THE SIXTH INTERNATIONAL SYMPOSIUM ON ULTRALARGE SCALE INTEGRATION SCIENCE AND TECHNOLOGY, 1997, 1997 (03): : 453 - 465
  • [36] Performance and reliability improvement of low-power embedded flash memory with shallow trench isolation structure
    Huang, Heng-Sheng
    Su, Jason
    Lee, Dong-Lung
    Lin, Chih-Hung
    Ting, Wen-Chi
    Hong, Gary
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2001, 40 (2 A): : 551 - 556
  • [37] Performance and reliability improvement of low-power embedded flash memory with shallow trench isolation structure
    Huang, HS
    Su, J
    Lee, DL
    Lin, CH
    Ting, WC
    Hong, G
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2001, 40 (2A): : 551 - 556
  • [38] Physical modeling and alleviation of shallow-trench-isolation charging effects in silicon-on-insulator complementary bipolar technology
    Yindeepol, W
    Foote, R
    De Santis, J
    Krakowski, T
    Bulucea, C
    PROCEEDING OF THE 2004 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 2004, : 40 - 43
  • [39] Develop Gap-fill Process of Shallow Trench Isolation in 450mm Wafer by Advanced Flowable CVD Technology for Sub-20nm Node
    Chen, Min-Hui
    Chang, Stock
    2016 27TH ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2016, : 157 - 159
  • [40] Corner field effect of the CMP oxide recess in shallow trench isolation technology for high density flash memories
    Shum, DP
    Higman, JM
    Khazhinsky, MG
    Wu, KY
    Kao, SL
    Burnett, JD
    Swift, CT
    INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 665 - 668