Shallow trench isolation stress modification by optimal shallow trench isolation process for sub-65-nm low power complementary metal oxide semiconductor technology

被引:2
|
作者
Hu, Chan-Yuan [1 ,2 ]
Chen, Jone F. [1 ,2 ]
Chen, Shih-Chih [3 ]
Chang, Shoou-Jinn [1 ,2 ]
Wang, Shih-Ming [1 ,2 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
[2] Natl Cheng Kung Univ, Inst Microelect, Ctr Micro Nano Sci & Technol, Adv Optoelect Technol Ctr, Tainan 70101, Taiwan
[3] Natl Yunlin Univ Sci & Technol, Dept Elect Engn, Touliu 640, Taiwan
来源
关键词
CMOS integrated circuits; compressive strength; isolation technology; leakage currents; low-power electronics; MOSFET; SRAM chips; DRAIN LEAKAGE CURRENT;
D O I
10.1116/1.3359612
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Shallow trench isolation (STI) induced mechanical stress affects the device behavior in the advanced complementary metal oxide semiconductor (CMOS) technology. This article presents how to use an optimal STI process to reduce transistor mismatch and leakage current induced standby current in static random access memory (SRAM). The STI induced mechanical stress affects the device behavior in the advanced CMOS technology. The optimized STI process can reduce junction and bulk leakage that occurs on the STI sidewall due to STI compressive stress enhancing boron diffusion and increasing junction electric field of STI sidewall resulting in band-to-band-tunneling (BTBT) degradation. An obvious decrease in BTBT occurs on STI edge sidewall that is observed by using the optimized STI process. Meanwhile, the optimized STI process has better length of diffusion effect. Moreover, the optimized STI process can improve the parasitic device at STI edge because of smaller divot. Since random fluctuation of channel dopant and process induced device mismatch are major considerations in SRAM cell, we examine STI sidewall boron dopant diffusion effect on SRAM due to BTBT increasing exponentially with increasing doping concentration in the P-well of negative metal oxide semiconductor field effect transistor. The mismatch of passing gate of SRAM and V-cc_min can also be improved by leakage reduction from the optimized STI process due to improved random dopant fluctuation.
引用
收藏
页码:391 / 397
页数:7
相关论文
共 50 条
  • [21] Study of photo resist - Free process for shallow trench isolation etch on advance VLSI technology
    Tso, CT
    Ko, MH
    Huang, CC
    Kuo, SW
    2002 SEMICONDUCTOR MANUFACTURING TECHNOLOGY WORKSHOP, 2002, : 153 - 156
  • [22] Radiation-induced shallow trench isolation leakage in 180-nm flash memory technology
    Ning, Bingxu
    Zhang, Zhengxuan
    Liu, Zhangli
    Hu, Zhiyuan
    Chen, Ming
    Bi, Dawei
    Zou, Shichang
    MICROELECTRONICS RELIABILITY, 2012, 52 (01) : 130 - 136
  • [23] Bipolar process integration for a 0.25μm BiCMOS SRAM technology using shallow trench isolation
    Tian, H
    Perera, A
    Subramanian, C
    Pham, D
    Damiano, J
    Scott, J
    McNelly, T
    Zaman, R
    Hayden, J
    PROCEEDINGS OF THE 1997 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 1997, : 76 - 79
  • [24] Remarkable effects of introduction of SiON materials into shallow trench isolation fabrication process on metal-oxide-semiconductor field-effect transistors
    Shiozawa, K
    Oishi, T
    Abe, Y
    Tokuda, Y
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2001, 40 (2A): : 462 - 466
  • [25] Remarkable effects of introduction of SiON materials into shallow trench isolation fabrication process on metal-oxide-semiconductor field-effect transistors
    Shiozawa, K.
    Oishi, T.
    Abe, Y.
    Tokuda, Y.
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2001, 40 (2 A): : 462 - 466
  • [26] Chemical mechanical polishing of shallow trench isolation using the ceria-based high selectivity slurry for sub-0.18 μm complementary metal-oxide-semiconductor fabrication
    Kim, SD
    Hwang, IS
    Park, HM
    Rhee, JK
    Nam, CW
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2002, 20 (03): : 918 - 923
  • [27] Impact of Reducing Shallow Trench Isolation Mechanical Stress on Active Length for 40 nm n-Type Metal-Oxide-Semiconductor Field-Effect Transistors
    Huang, Yao-Tsung
    Wu, San-Lein
    Lin, Hau-Yu
    Kuo, Cheng-Wen
    Chang, Shoou-Jinn
    Hong, De-Gong
    Wu, Chung-Yi
    Huang, Cheng-Tung
    Cheng, Osbert
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2011, 50 (04)
  • [28] Anomalous narrow width effect in p-channel metal-oxide-semiconductor surface channel transistors using shallow trench isolation technology
    Lau, W. S.
    See, K. S.
    Eng, C. W.
    Aw, W. K.
    Jo, K. H.
    Tee, K. C.
    Lee, James Y. M.
    Quek, Elgin K. B.
    Kim, H. S.
    Chan, Simon T. H.
    Chan, L.
    MICROELECTRONICS RELIABILITY, 2008, 48 (06) : 919 - 922
  • [29] Temperature dependence of shallow-trench-isolation mechanical stress on n-channel metal-oxide-semiconductor field-effect transistors
    Lai, JH
    Gong, J
    Liao, TH
    Chen, DCH
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2004, 43 (7A): : 4161 - 4162