An infrastructure IP for on-chip clock jitter measurement

被引:0
|
作者
Huang, JJ [1 ]
Huang, JL [1 ]
机构
[1] Ind Technol Res Inst, SoC Technol Ctr, Hsinchu, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present an infrastructure IP core to facilitate on-chip clock jitter measurement. In the proposed approach, the clock signal under test is delayed by two different delay values and the probabilities it leads the two delayed versions are measured. The RMS period jitter value can then be derived from the probabilities and the delay difference. Both behavior and circuit simulations are performed to validate the proposed technique and analyze the design tradeoffs, and a prototype chip has been designed for further validation.
引用
收藏
页码:186 / 191
页数:6
相关论文
共 50 条
  • [41] FOPAC: Flexible On-Chip Power and Clock
    Kuttappa, Ragh
    Kose, Selcuk
    Taskin, Baris
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (12) : 4628 - 4636
  • [42] AN ON-CHIP SUPERCONDUCTING CLOCK WITH 2 MODES
    LEE, GS
    SILVER, AH
    SANDELL, RD
    IEEE TRANSACTIONS ON MAGNETICS, 1989, 25 (02) : 834 - 836
  • [43] Multiphase Clock based Vernier TDC on FPGA for On-chip Temperature Measurement Application
    Magadum, Sachin
    Mattada, Mahantesh P.
    Guhilot, Hansraj
    2017 2ND INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2017, : 828 - 831
  • [44] An on-chip IP address lookup algorithm
    Sun, XH
    Zhao, YQQ
    IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (07) : 873 - 885
  • [45] Trustworthy Reconfigurable Access to On-Chip Infrastructure
    Kochte, Michael A.
    Baranowski, Rafal
    Wunderlich, Hans-Joachim
    2017 INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA), 2017, : 119 - 124
  • [46] Dependable On-Chip Infrastructure for Dependable MPSOCs
    Kochte, Michael A.
    Wunderlich, Hans-Joachim
    2016 17TH IEEE LATIN-AMERICAN TEST SYMPOSIUM (LATS), 2016, : 183 - 188
  • [47] On-chip measurement of the jitter transfer function of charge-pump phase-locked loops
    Veillette, BR
    Roberts, GW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (03) : 483 - 491
  • [48] On-chip measurement of the jitter transfer function of charge-pump phase-locked loops
    Veillette, BR
    Roberts, GW
    ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, : 776 - 785
  • [49] A 10 Gb/s On-chip Jitter Measurement Circuit Based on Transition Region Scanning Method
    Sarangi, Santunu
    Som, Indranil
    Bhattacharyya, T. K.
    2022 35TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID 2022) HELD CONCURRENTLY WITH 2022 21ST INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (ES 2022), 2022, : 44 - 49
  • [50] On-chip circuit for measuring jitter and skew with picosecond resolution
    Jenkins, K. A.
    Jose, A. P.
    Xu, Z.
    Shepard, K. L.
    2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 257 - +