Circuit Design for Bias Compatibility in Novel FinFET-Based Floating-Body RAM

被引:1
|
作者
Poliakov, Pavel [1 ,2 ,3 ]
Anchlia, A. [1 ,2 ]
Bardon, M. Garcia [1 ,2 ]
Rooseleer, B. [1 ,2 ,3 ]
De Wachter, B. [1 ,2 ]
Collaert, N. [1 ,2 ]
van der Zanden, K. [1 ,2 ]
Dehaene, W. [1 ,2 ,3 ]
Verkest, D. [1 ,4 ]
Corbalan, M. Miranda [1 ,2 ]
机构
[1] Interuniv Microelect Ctr, Smart Syst & Energy Technol Unit, B-3001 Leuven, Belgium
[2] Interuniv Microelect Ctr, Proc Technol Unit, B-3001 Leuven, Belgium
[3] Katholieke Univ Leuven, Dept Elect Engn ESAT, Microelect & Sensors MICAS Div, B-3001 Leuven, Belgium
[4] Vrije Univ Brussels, B-1050 Brussels, Belgium
关键词
Bulk FinFET; capacitorless dynamic RAM (DRAM); floating-body RAM (FB-RAM); single-transistor cell memory; DOUBLE-GATE; CHALLENGES; GENERATION; DRAM; CELL;
D O I
10.1109/TCSII.2010.2041817
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Single-transistor floating-bodyRAM(FB-RAM) cells present a promising alternative for scalable high-density storage since both access and storage elements are implemented using a single FET-based device. Unlike embedded dynamic RAM (eDRAM) technology, the concept is fully scalable with decreasing technology nodes. However, to make the concept truly usable, special biasing conditions of the device need to be considered; hence, the peripheral elements must be designed accordingly. We propose an approach of FinFET-based cell and peripheral circuit to provide compatible bias conditions for efficient write-read and hold conditions. The periphery is based on the synchronized bit line and word line driver schemes capable of providing compatible voltages to the selected and unselected lines during the different operations. The full circuit has been validated, and the concept has been demonstrated by simulations using the silicon-proven model cards and design decks.
引用
收藏
页码:183 / 187
页数:5
相关论文
共 50 条
  • [21] FinFET-Based Inverter Design and Optimization at 7 Nm Technology Node
    Jena, J.
    Jena, D.
    Mohapatra, E.
    Das, S.
    Dash, T. P.
    SILICON, 2022, 14 (16) : 10781 - 10794
  • [22] FinFET-Based Inverter Design and Optimization at 7 Nm Technology Node
    J. Jena
    D. Jena
    E. Mohapatra
    S. Das
    T. P. Dash
    Silicon, 2022, 14 : 10781 - 10794
  • [23] Performance Optimization in FinFET-based Circuit Using TILOS-like Gate Sizing
    Kim, Jeong Won
    Oh, Deok Keun
    Kim, Juho
    2016 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2016,
  • [24] Boolean logic circuit implementaion using multi-input floating-body MOSFET
    Kwon, Min-Woo
    Kim, Hyungjin
    Park, Jungjin
    Park, Byung-Gook
    2015 SILICON NANOELECTRONICS WORKSHOP (SNW), 2015,
  • [25] A novel gate-controlled bipolar operation of MOS transistors with floating-body
    Chi, MH
    Ching, LY
    IEEE/CORNELL CONFERENCE ON ADVANCED CONCEPTS IN HIGH SPEED SEMICONDUCTOR DEVICES AND CIRCUITS, PROCEEDINGS, 1997, : 116 - 122
  • [26] Effect of floating-body and stress bias on NBTI and HCI on 65-nm SOI pMOSFETs
    Mishra, Rahul
    Ioannou, Dimitris E.
    Mitra, Souvick
    Gauthier, Robert
    IEEE ELECTRON DEVICE LETTERS, 2008, 29 (03) : 262 - 264
  • [27] The impact of process variations on input impedance and mitigation using a circuit technique in FinFET-based LNA
    DSuresh
    KKNagarajan
    RSrinivasan
    Journal of Semiconductors, 2015, 36 (04) : 108 - 113
  • [28] The impact of process variations on input impedance and mitigation using a circuit technique in FinFET-based LNA
    Suresh, D.
    Nagarajan, K. K.
    Srinivasan, R.
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (04)
  • [29] Dynamic data retention and implied design criteria for floating-body SOI DRAM
    Suh, D
    Fossum, JG
    Pelella, MM
    IEEE ELECTRON DEVICE LETTERS, 1996, 17 (08) : 385 - 387
  • [30] Variability-Aware Design of Double Gate FinFET-based Current Mirrors
    Ghai, Dhruva
    Mohanty, Saraju P.
    Thakral, Garima
    Okobiah, Oghenekarho
    GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 347 - 352