Circuit Design for Bias Compatibility in Novel FinFET-Based Floating-Body RAM

被引:1
|
作者
Poliakov, Pavel [1 ,2 ,3 ]
Anchlia, A. [1 ,2 ]
Bardon, M. Garcia [1 ,2 ]
Rooseleer, B. [1 ,2 ,3 ]
De Wachter, B. [1 ,2 ]
Collaert, N. [1 ,2 ]
van der Zanden, K. [1 ,2 ]
Dehaene, W. [1 ,2 ,3 ]
Verkest, D. [1 ,4 ]
Corbalan, M. Miranda [1 ,2 ]
机构
[1] Interuniv Microelect Ctr, Smart Syst & Energy Technol Unit, B-3001 Leuven, Belgium
[2] Interuniv Microelect Ctr, Proc Technol Unit, B-3001 Leuven, Belgium
[3] Katholieke Univ Leuven, Dept Elect Engn ESAT, Microelect & Sensors MICAS Div, B-3001 Leuven, Belgium
[4] Vrije Univ Brussels, B-1050 Brussels, Belgium
关键词
Bulk FinFET; capacitorless dynamic RAM (DRAM); floating-body RAM (FB-RAM); single-transistor cell memory; DOUBLE-GATE; CHALLENGES; GENERATION; DRAM; CELL;
D O I
10.1109/TCSII.2010.2041817
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Single-transistor floating-bodyRAM(FB-RAM) cells present a promising alternative for scalable high-density storage since both access and storage elements are implemented using a single FET-based device. Unlike embedded dynamic RAM (eDRAM) technology, the concept is fully scalable with decreasing technology nodes. However, to make the concept truly usable, special biasing conditions of the device need to be considered; hence, the peripheral elements must be designed accordingly. We propose an approach of FinFET-based cell and peripheral circuit to provide compatible bias conditions for efficient write-read and hold conditions. The periphery is based on the synchronized bit line and word line driver schemes capable of providing compatible voltages to the selected and unselected lines during the different operations. The full circuit has been validated, and the concept has been demonstrated by simulations using the silicon-proven model cards and design decks.
引用
收藏
页码:183 / 187
页数:5
相关论文
共 50 条
  • [31] The impact of process variations on input impedance and mitigation using a circuit technique in FinFET-based LNA
    D.Suresh
    K.K.Nagarajan
    R.Srinivasan
    Journal of Semiconductors, 2015, (04) : 108 - 113
  • [32] A Built-in Self-Test Scheme for Detecting Defects in FinFET-Based SRAM Circuit
    Chen, Meng-Chi
    Wu, Tsung-Hsuan
    Wu, Cheng-Wen
    2018 IEEE 27TH ASIAN TEST SYMPOSIUM (ATS), 2018, : 19 - 24
  • [33] Kink-free analog circuit design with floating-body NFD/SOI CMOS: A current-steering D-A converter
    Chang, D
    Fossum, JG
    Reynolds, SK
    Pelella, MM
    1997 IEEE INTERNATIONAL SOI CONFERENCE PROCEEDINGS, 1996, : 158 - 159
  • [34] A novel architecture for improving slew rate in FinFET-based op-amps and OTAs
    Thakker, Rajesh A.
    Srivastava, Mayank
    Tailor, Ketankumar H.
    Baghini, Maryam Shojaei
    Sharma, Dinesh K.
    Rao, V. Ramgopal
    Patil, Mahesh B.
    MICROELECTRONICS JOURNAL, 2011, 42 (05) : 758 - 765
  • [35] A NOVEL FINFET-BASED 1T-DRAM WITH EXTENDED BODY USING GATE-INDUCED DRAIN LEAKAGE MECHANISM
    Huang, Zih-Hao
    Lin, Jyi-Tsong
    Lin, Po-Hsieh
    Chang, Cheng-Hsien
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [36] A novel vertical sidewall MOSFET using smart source/body contact without floating-body effect
    Lee, Tai-Yi
    Lin, Jyi-Tsong
    Lin, Po-Hsieh
    Eng, Yi-Chuen
    Lin, Kao-Cheng
    2008 26TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, VOLS 1 AND 2, PROCEEDINGS, 2008, : 481 - 484
  • [37] Implementation of Neuromorphic System with Si-based Floating-body Synaptic Transistors
    Park, Jungjin
    Kim, Hyungjin
    Kwon, Min-Woo
    Hwang, Sungmin
    Baek, Myung-Hyun
    Lee, Jeong-Jun
    Jang, Taejin
    Park, Byung-Gook
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (02) : 210 - 215
  • [38] Impact of Write Pulse and Process Variation on 22 nm FinFET-Based STT-RAM Design: A Device-Architecture Co-Optimization Approach
    Xu, Cong
    Zheng, Yang
    Niu, Dimin
    Zhu, Xiaochun
    Kang, Seung H.
    Xie, Yuan
    IEEE TRANSACTIONS ON MULTI-SCALE COMPUTING SYSTEMS, 2015, 1 (04): : 195 - 206
  • [39] Novel partially depleted SOI MOSFET for suppression floating-body effect: An embedded JFET structure
    Orouji, Ali A.
    Abbasi, Abdollah
    SUPERLATTICES AND MICROSTRUCTURES, 2012, 52 (03) : 552 - 559
  • [40] FinFET-Based Low-Power Improved PDP 4:2 Approximate Compressor Design
    Ul Haq, Shams
    Sharma, Vijay Kumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (14)