On-Chip NBTI and PBTI Tracking through an All-Digital Aging Monitor Architecture

被引:0
|
作者
Alidash, Hossein Karimiyan [1 ]
Calimera, Andrea [2 ]
Macii, Alberto [2 ]
Macii, Enrico [2 ]
Poncino, Massimo [2 ]
机构
[1] Univ Kashan, Kashan, Iran
[2] Politecn Torino, Turin, Italy
关键词
NBTI; PBTI; reliability sensor; sensor system design; Aging Measurement; Design for Reliability;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Although adaptive strategies based on the Measure-and-Control (M&C) design paradigm have been proven to be effective methods to achieve aging resilient circuits, their implementation requires accurate monitoring architectures and integrated aging sensors. This paper presents a new on-chip, fully digital monitoring architecture for tracking BTI-induced aging effects on digital ICs. The proposed solution is based on delay-to-threshold coherency of MOS devices and measures differential delay across pass-transistor chains. The aging monitor is conceived and designed as a self-contained standard gate consisting of reference and under stress sensors with embedded measurement circuitries and a control structure for data capturing. To guarantee independent measurements of both Positive- and Negative-BTI, two separate aging sensor blocks are used. Detailed SPICE simulations conducted for a low-power 40nm CMOS technology indicates the actual capability of the proposed circuit to capture BTI-induced aging.
引用
收藏
页码:155 / 165
页数:11
相关论文
共 50 条
  • [41] A Voltage-Scalable Low-Power All-Digital Temperature Sensor for On-Chip Thermal Monitoring
    Ku, Chia-Yuan
    Liu, Tsung-Te
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (10) : 1658 - 1662
  • [42] High-resolution and all-digital on-chip delay measurement with low supply sensitivity for SoC applications
    Sheng, Duo
    Chung, Ching-Che
    Lai, Hsiu-Fan
    Jhao, Shu-Syun
    IEICE ELECTRONICS EXPRESS, 2014, 11 (03):
  • [43] A Novel Stochastic Polar Architecture for All-Digital Transmission
    Andriakopoulos, Chris
    Papachatzopoulos, Kleanthis
    Paliouras, Vassilis
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [44] A reconfigurable architecture for arbitrary resampling in all-digital receiver
    Zhou, YX
    Dong, ZW
    CHINESE JOURNAL OF ELECTRONICS, 2003, 12 (03): : 388 - 390
  • [45] Open-loop all-digital delay line with on-chip calibration via self-equalizing delays
    Antonov, Yury
    Stadius, Kari
    Kosunen, Marko
    Ryynanen, Jussi
    2017 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN (ECCTD), 2017,
  • [46] A 16nm All-Digital Hardware Monitor for Evaluating Electromigration Effects in Signal Interconnects Through Bit-Error-Rate Tracking
    Pande, Nakul
    Zhou, Chen
    Lin, Ming-Hsien
    Fung, Rita
    Wong, Richard
    Wen, Shi-Jie
    Kim, Chris H.
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2022, 22 (02) : 194 - 204
  • [47] An On-chip Dynamic Supply Current Monitor for Testing of Digital Circuits
    Gyepes, Gabor
    Arbet, Daniel
    Brenkus, Juraj
    Stopjakova, Viera
    Mihalov, Jozef
    2013 23RD INTERNATIONAL CONFERENCE RADIOELEKTRONIKA (RADIOELEKTRONIKA), 2013, : 156 - 161
  • [48] On-chip Aging Prediction Circuit in Nanometer Digital Circuits
    Jang, Byunghyun
    Lee, Jin Kyung
    Choi, Minsu
    Kim, Kyung Ki
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 68 - 69
  • [49] On the Effect of NBTI Induced Aging of Power Stage on the Transient Performance of On-Chip Voltage Regulators
    Chekuri, Venkata Chaitanya Krishna
    Singh, Arvind
    Dasari, Nihar
    Mukhopadhyay, Saibal
    2019 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2019,
  • [50] A New Small-Sized Pierce Crystal Oscillator Readout with Novel on-Chip All-Digital Temperature Sensing and Compensation
    Peng, Hsuan-Wen
    Su, Chung-Hsin
    Chao, Paul C. -P.
    Hsieh, Jing-Wen
    Chang, Chun-Kai
    2014 IEEE SENSORS, 2014,