On-Chip NBTI and PBTI Tracking through an All-Digital Aging Monitor Architecture

被引:0
|
作者
Alidash, Hossein Karimiyan [1 ]
Calimera, Andrea [2 ]
Macii, Alberto [2 ]
Macii, Enrico [2 ]
Poncino, Massimo [2 ]
机构
[1] Univ Kashan, Kashan, Iran
[2] Politecn Torino, Turin, Italy
关键词
NBTI; PBTI; reliability sensor; sensor system design; Aging Measurement; Design for Reliability;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Although adaptive strategies based on the Measure-and-Control (M&C) design paradigm have been proven to be effective methods to achieve aging resilient circuits, their implementation requires accurate monitoring architectures and integrated aging sensors. This paper presents a new on-chip, fully digital monitoring architecture for tracking BTI-induced aging effects on digital ICs. The proposed solution is based on delay-to-threshold coherency of MOS devices and measures differential delay across pass-transistor chains. The aging monitor is conceived and designed as a self-contained standard gate consisting of reference and under stress sensors with embedded measurement circuitries and a control structure for data capturing. To guarantee independent measurements of both Positive- and Negative-BTI, two separate aging sensor blocks are used. Detailed SPICE simulations conducted for a low-power 40nm CMOS technology indicates the actual capability of the proposed circuit to capture BTI-induced aging.
引用
收藏
页码:155 / 165
页数:11
相关论文
共 50 条
  • [21] An All-Digital On-Chip Silicon Oscillator with Automatic VT Range Selection Relative Modeling
    Chung, Ching-Che
    Li, Jhih-Wei
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2682 - 2685
  • [22] A Low-Power All-Digital on-Chip CMOS Oscillator for a Wireless Sensor Node
    Sheng, Duo
    Hong, Min-Rong
    SENSORS, 2016, 16 (10)
  • [23] An All-Digital Offset PLL Architecture
    Staszewski, Robert Bogdan
    Vemulapalli, Sudheer
    Waheed, Khurram
    2010 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS RFIC SYMPOSIUM, 2010, : 17 - 20
  • [24] Linear and Resolution Adjusted On-Chip Aging Detection of NBTI Degradation
    Li, Xiaojin
    Qing, Jian
    Sun, Yabin
    Zeng, Yan
    Shi, Yanling
    Wang, Yuheng
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2018, 18 (03) : 383 - 390
  • [25] All-Digital Time-Domain Temperature Sensor for Energy Efficient On-Chip Thermal Management
    Baek, Gidong
    Jeong, Hanwool
    2022 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2022,
  • [26] Mitigation of NBTI Induced Performance Degradation in On-Chip Digital LDOs
    Wang, Longfei
    Khatamifard, S. Karen
    Karpuzcu, Ulya R.
    Kose, Selcuk
    PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 803 - 808
  • [27] All-Digital ON-Chip Process Sensor Using Ratioed Inverter-Based Ring Oscillator
    An, Young-Jae
    Jung, Dong-Hoon
    Ryu, Kyungho
    Yim, Hyuck Sang
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (11) : 3232 - 3242
  • [28] All-Digital Time-Domain CMOS Smart Temperature Sensor with On-Chip Linearity Enhancement
    Chen, Chun-Chi
    Chen, Chao-Lieh
    Lin, Yi
    SENSORS, 2016, 16 (02):
  • [29] All-digital SoC Thermal Sensor using On-chip High Order Temperature Curvature Correction
    Saligane, Mehdi
    Khayatzadeh, Mahmood
    Zhang, Yiqun
    Jeong, Seokhyeon
    2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2015,
  • [30] An All-Digital Phase-Locked Loop with High Resolution for Local On-Chip Clock Synthesis
    Schrape, Oliver
    Winkler, Frank
    Zeidler, Steffen
    Petri, Markus
    Grass, Eckhard
    Jagdhold, Ulrich
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2011, 6448 : 218 - +