On-Chip NBTI and PBTI Tracking through an All-Digital Aging Monitor Architecture

被引:0
|
作者
Alidash, Hossein Karimiyan [1 ]
Calimera, Andrea [2 ]
Macii, Alberto [2 ]
Macii, Enrico [2 ]
Poncino, Massimo [2 ]
机构
[1] Univ Kashan, Kashan, Iran
[2] Politecn Torino, Turin, Italy
关键词
NBTI; PBTI; reliability sensor; sensor system design; Aging Measurement; Design for Reliability;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Although adaptive strategies based on the Measure-and-Control (M&C) design paradigm have been proven to be effective methods to achieve aging resilient circuits, their implementation requires accurate monitoring architectures and integrated aging sensors. This paper presents a new on-chip, fully digital monitoring architecture for tracking BTI-induced aging effects on digital ICs. The proposed solution is based on delay-to-threshold coherency of MOS devices and measures differential delay across pass-transistor chains. The aging monitor is conceived and designed as a self-contained standard gate consisting of reference and under stress sensors with embedded measurement circuitries and a control structure for data capturing. To guarantee independent measurements of both Positive- and Negative-BTI, two separate aging sensor blocks are used. Detailed SPICE simulations conducted for a low-power 40nm CMOS technology indicates the actual capability of the proposed circuit to capture BTI-induced aging.
引用
收藏
页码:155 / 165
页数:11
相关论文
共 50 条
  • [1] On-chip process variation-tracking through an all-digital monitoring architecture
    Alidash, H. Karimiyan
    Calimera, A.
    Macii, A.
    Macii, E.
    Poncino, M.
    IET CIRCUITS DEVICES & SYSTEMS, 2012, 6 (05) : 366 - 373
  • [2] On-chip circuit to monitor long-term NBTI and PBTI degradation
    Jenkins, Keith A.
    Lu, Pong-Fei
    MICROELECTRONICS RELIABILITY, 2013, 53 (9-11) : 1252 - 1256
  • [3] An On-Chip All-Digital PV-Monitoring Architecture for Digital IPs
    Karimiyan, Hossein
    Calimera, Andrea
    Macii, Alberto
    Macii, Enrico
    Poncino, Massimo
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION, AND SIMULATION, 2011, 6951 : 162 - 172
  • [4] Minimum Energy Point Tracking with All-Digital On-Chip Sensors
    Shiomi, Jun
    Hokimoto, Shu
    Ishihara, Tohru
    Onodera, Hidetoshi
    JOURNAL OF LOW POWER ELECTRONICS, 2018, 14 (02) : 227 - 235
  • [5] Buffer-Ring-Based All-Digital On-Chip Monitor for PMOS and NMOS Process Variability and Aging Effects
    Iizuka, Tetsuya
    Nakura, Toru
    Asada, Kunihiro
    PROCEEDINGS OF THE 13TH IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2010, : 167 - 172
  • [6] All-Digital On-Chip Heterogeneous Sensors for Tracking the Minimum Energy Point of Processors
    Hokimoto, Shu
    Shiomi, Jun
    Ishihara, Tohru
    Onodera, Hidetoshi
    PROCEEDINGS OF THE 2018 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES (ICMTS), 2018, : 128 - 133
  • [7] On-Chip Aging Sensor to Monitor NBTI Effect in Nano-Scale SRAM
    Ceratti, A.
    Copetti, T.
    Bolzani, L.
    Vargas, F.
    2012 IEEE 15TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2012, : 354 - 359
  • [8] All-Digital On-Chip Monitor for PMOS and NMOS Process Variability Utilizing Buffer Ring with Pulse Counter
    Iizuka, Tetsuya
    Jeong, Jaehyun
    Nakura, Toru
    Ikeda, Makoto
    Asada, Kunihiro
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (04): : 487 - 494
  • [9] An On-Chip Sensor to Monitor NBTI Effects in SRAMs
    Ceratti, A.
    Copetti, T.
    Bolzani, L.
    Vargas, F.
    Fagundes, R.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2014, 30 (02): : 159 - 169
  • [10] An On-Chip Sensor to Monitor NBTI Effects in SRAMs
    A. Ceratti
    T. Copetti
    L. Bolzani
    F. Vargas
    R. Fagundes
    Journal of Electronic Testing, 2014, 30 : 159 - 169