Penalty function approach to robust analog IC design

被引:0
|
作者
Bürmen, A [1 ]
Strle, D [1 ]
Bratkovic, F [1 ]
Puhan, J [1 ]
Fajfar, L [1 ]
Tuma, T [1 ]
机构
[1] Univ Ljubljana, Fac Elect Engn, SI-1000 Ljubljana, Slovenia
关键词
circuit sizing; analog IC; optimization; penalty function; CAD;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Automating the robust IC design process is becoming more and more important due to its complexity and decreasing time to market. In order for the circuit to be robust it must satisfy all design requirements across a range of operating conditions and manufacturing process variations. Part of the design process, which is performed by experienced analog IC designers, is automated. A transformation of the robust design problem into a constrained optimization problem by means of penalty functions is presented. The method is illustrated on a robust differential amplifier design problem. The results show that it is capable of sizing a circuit and reaching comparable or to some extent even superior performance to a humanly designed circuit. The method has great potential in parallel processing although it is efficient enough to be executed on a single computer.
引用
收藏
页码:149 / 156
页数:8
相关论文
共 50 条
  • [41] Programmatic analog IC design: MOSAIC bootcamp [Society News]
    Videnovic-Misic M.
    IEEE Solid-State Circuits Magazine, 2022, 14 (04): : 65 - 68
  • [42] GAAS-MESFET MODEL FOR PRECISION ANALOG IC DESIGN
    GOYAL, R
    SCHEINBERG, N
    VLSI SYSTEMS DESIGN, 1987, 8 (05): : 52 - 55
  • [43] Efficient statistical analog IC design using symbolic methods
    Debyser, G
    Leyn, F
    Gielen, G
    Sansen, W
    Styblinski, M
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : E21 - E24
  • [44] Robust system level design with analog platforms
    De Bernardinis, F.
    Nuzzo, R.
    Vicentelli, A. Sangiovanni
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 502 - +
  • [45] Physical Verification Flow for Hierarchical Analog IC Design Constraints
    Bexten, Volker Meyer Zu
    Tristl, Markus
    Jerke, Goeran
    Marquardt, Hartmut
    Medhat, Dina
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 447 - 453
  • [46] Analog Behavior in Custom IC Variation-Aware Design
    McConaghy, Trent
    2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2013, : 146 - 148
  • [47] Analog/RF circuit design techniques for nanometerscale IC technologies
    Nauta, B
    Annema, AJ
    ESSCIRC 2005: PROCEEDINGS OF THE 31ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2005, : 45 - 53
  • [48] A Novel TriNet Architecture for Enhanced Analog IC Design Automation
    Chavan, Arunkumar P.
    Vaidya, Shrish Shrinath
    Mantrashetti, Sanket M.
    Dastikopp, Abhishek Gurunath
    Murthy, Kishan S.
    Aradhya, H. V. Ravish
    Pawar, Prakash
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (11) : 2046 - 2059
  • [49] Analog/RF circuit design techniques for nanometerscale IC technologies
    Nauta, B
    Annema, AJ
    PROCEEDINGS OF ESSDERC 2005: 35TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2005, : 45 - 53
  • [50] Exploration of Teaching Reform on the Analog IC design in Independent College
    Hu, Xiaohui
    Zhou, Xuanchang
    Yang, Yang
    ADVANCED MATERIALS AND INFORMATION TECHNOLOGY PROCESSING, PTS 1-3, 2011, 271-273 : 1584 - +