Penalty function approach to robust analog IC design

被引:0
|
作者
Bürmen, A [1 ]
Strle, D [1 ]
Bratkovic, F [1 ]
Puhan, J [1 ]
Fajfar, L [1 ]
Tuma, T [1 ]
机构
[1] Univ Ljubljana, Fac Elect Engn, SI-1000 Ljubljana, Slovenia
关键词
circuit sizing; analog IC; optimization; penalty function; CAD;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Automating the robust IC design process is becoming more and more important due to its complexity and decreasing time to market. In order for the circuit to be robust it must satisfy all design requirements across a range of operating conditions and manufacturing process variations. Part of the design process, which is performed by experienced analog IC designers, is automated. A transformation of the robust design problem into a constrained optimization problem by means of penalty functions is presented. The method is illustrated on a robust differential amplifier design problem. The results show that it is capable of sizing a circuit and reaching comparable or to some extent even superior performance to a humanly designed circuit. The method has great potential in parallel processing although it is efficient enough to be executed on a single computer.
引用
收藏
页码:149 / 156
页数:8
相关论文
共 50 条