Penalty function approach to robust analog IC design

被引:0
|
作者
Bürmen, A [1 ]
Strle, D [1 ]
Bratkovic, F [1 ]
Puhan, J [1 ]
Fajfar, L [1 ]
Tuma, T [1 ]
机构
[1] Univ Ljubljana, Fac Elect Engn, SI-1000 Ljubljana, Slovenia
关键词
circuit sizing; analog IC; optimization; penalty function; CAD;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Automating the robust IC design process is becoming more and more important due to its complexity and decreasing time to market. In order for the circuit to be robust it must satisfy all design requirements across a range of operating conditions and manufacturing process variations. Part of the design process, which is performed by experienced analog IC designers, is automated. A transformation of the robust design problem into a constrained optimization problem by means of penalty functions is presented. The method is illustrated on a robust differential amplifier design problem. The results show that it is capable of sizing a circuit and reaching comparable or to some extent even superior performance to a humanly designed circuit. The method has great potential in parallel processing although it is efficient enough to be executed on a single computer.
引用
收藏
页码:149 / 156
页数:8
相关论文
共 50 条
  • [31] IC robust optimization design using RSM
    You, Hai-Long
    Jia, Xin-Zhang
    Xi'an Dianzi Keji Daxue Xuebao/Journal of Xidian University, 2009, 36 (03): : 458 - 462
  • [32] Choice of approximator and design of penalty function for an approximate dynamic programming based control approach
    Lee, JM
    Kaisare, NS
    Lee, JH
    JOURNAL OF PROCESS CONTROL, 2006, 16 (02) : 135 - 156
  • [33] Penalty Function Approach to Linear Trilevel Programming
    D. J. White
    Journal of Optimization Theory and Applications, 1997, 93 : 183 - 197
  • [34] Penalty function approach to linear trilevel programming
    White, DJ
    JOURNAL OF OPTIMIZATION THEORY AND APPLICATIONS, 1997, 93 (01) : 183 - 197
  • [35] A DIRECT APPROACH TO THE DISCOUNTED PENALTY FUNCTION DISCUSSION
    Lautscham, Volkmar
    NORTH AMERICAN ACTUARIAL JOURNAL, 2010, 14 (04) : 434 - 438
  • [36] A DIRECT APPROACH TO THE DISCOUNTED PENALTY FUNCTION REPLY
    Albrecher, Hansjorg
    Gerber, Hans U.
    Yang, Hailiang
    NORTH AMERICAN ACTUARIAL JOURNAL, 2010, 14 (04) : 445 - +
  • [37] Adjacent Common Centroid Placement for Analog IC Layout Design
    Murotatsu, Kenichiro
    Fujiyoshi, Kunihiro
    2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2014, : 619 - 622
  • [38] ON-CHIP MOSAIC ARRAY SPEEDS ANALOG IC DESIGN
    BROWN, P
    ELECTRONIC PRODUCTS MAGAZINE, 1985, 27 (16): : 27 - &
  • [39] LOW-VOLTAGE ANALOG IC DESIGN IN CMOS TECHNOLOGY
    COBAN, AL
    ALLEN, PE
    SHI, XD
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1995, 42 (11): : 955 - 958
  • [40] ISCAS 2002 special issue on analog and RF IC design
    Serdijn, WA
    Tarim, TB
    Schmid, H
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2003, 35 (01) : 5 - 7