Fault Tolerant Reversible Logic Synthesis: Carry Look-Ahead and Carry-Skip Adders

被引:31
|
作者
Islam, Md. Saiful [1 ]
Rahman, Muhammad Mahbubur [2 ]
Begum, Zerina [1 ]
Hafiz, Mohd. Zulfiquar [1 ]
机构
[1] Univ Dhaka, Inst Informat Technol, Dhaka 1000, Bangladesh
[2] Amer Int Univ, Dept Comp Sci, Dhaka 1213, Bangladesh
关键词
D O I
10.1109/ACTEA.2009.5227871
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Irreversible logic circuits dissipate heat for every bit of information that is lost. Information is lost when the input vector cannot be recovered from its corresponding output vector. Reversible logic circuit naturally takes care of heating because it implements only the functions that have one-to-one mapping between its input and output vectors. Therefore reversible logic design becomes one of the promising research directions in low power dissipating circuit design in the past few years and has found its application in low power CMOS design, digital signal processing and nanotechnology. This paper presents the efficient approaches for designing reversible fast adders that implement carry look-ahead and carry-skip logic. The proposed 16-bit high speed reversible adder will include IG gates for the realization of its basic building block. The IG gate is universal in the sense that it can be used to synthesize any arbitrary Boolean-functions. The IG gate is parity preserving, that is, the parity of the inputs matches the parity of the outputs. It allows any fault that affects no more than a single signal readily detectable at the circuit's primary outputs. Therefore, the proposed high speed adders will have the inherent opportunity of detecting errors in its output side. It has also been demonstrated that the proposed design offers less hardware complexity and is efficient in terms of gate count, garbage outputs and constant inputs than the existing counterparts.
引用
收藏
页码:396 / +
页数:3
相关论文
共 50 条
  • [31] VARIANTS OF AN IMPROVED CARRY LOOK-AHEAD ADDER
    DORAN, RW
    IEEE TRANSACTIONS ON COMPUTERS, 1988, 37 (09) : 1110 - 1113
  • [32] SIMPLER CARRY LOOK-AHEAD DIGITAL COMPARISON
    MOLESWORTH, WH
    ELECTRONIC ENGINEERING, 1978, 50 (610): : 20 - 20
  • [33] Design of a Compact Reversible Carry Look-Ahead Adder Using Dynamic Programming
    Lisa, Nusrat Jahan
    Babu, Hafiz Md. Hasan
    2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 238 - 243
  • [34] FAULT-TOLERANT CARRY-SAVE ADDERS
    PRADHAN, DK
    IEEE TRANSACTIONS ON COMPUTERS, 1974, C 23 (12) : 1320 - 1322
  • [35] Hybrid and Double Modular Redundancy (DMR)-Based Fault-Tolerant Carry Look-Ahead Adder Design
    BinTalib, Ghashmi H.
    El-Maleh, Aiman H.
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2021, 46 (09) : 8969 - 8981
  • [36] Hybrid and Double Modular Redundancy (DMR)-Based Fault-Tolerant Carry Look-Ahead Adder Design
    Ghashmi H. BinTalib
    Aiman H. El-Maleh
    Arabian Journal for Science and Engineering, 2021, 46 : 8969 - 8981
  • [37] FAST HYBRID PARALLEL CARRY LOOK-AHEAD ADDER
    KOSTRZEWSKI, A
    KIM, DH
    LI, Y
    EICHMANN, G
    OPTICS LETTERS, 1990, 15 (16) : 915 - 917
  • [38] Novel designs of a carry/borrow look-ahead adder/subtractor using reversible gates
    Maryam Rahmati
    Monireh Houshmand
    Masoud Houshmand Kaffashian
    Journal of Computational Electronics, 2017, 16 : 856 - 866
  • [39] Novel designs of a carry/borrow look-ahead adder/subtractor using reversible gates
    Rahmati, Maryam
    Houshmand, Monireh
    Kaffashian, Masoud Houshmand
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (03) : 856 - 866
  • [40] Efficient design of 32-bit comparator using carry look-ahead logic
    Veeramachaneni, Sreehari
    Krishna, M. Kirthi
    Avinash, Lingamneni
    Reddy, Sreekanth P.
    Srinivas, M. B.
    2007 IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS, 2007, : 139 - 142