Fault Tolerant Reversible Logic Synthesis: Carry Look-Ahead and Carry-Skip Adders

被引:31
|
作者
Islam, Md. Saiful [1 ]
Rahman, Muhammad Mahbubur [2 ]
Begum, Zerina [1 ]
Hafiz, Mohd. Zulfiquar [1 ]
机构
[1] Univ Dhaka, Inst Informat Technol, Dhaka 1000, Bangladesh
[2] Amer Int Univ, Dept Comp Sci, Dhaka 1213, Bangladesh
关键词
D O I
10.1109/ACTEA.2009.5227871
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Irreversible logic circuits dissipate heat for every bit of information that is lost. Information is lost when the input vector cannot be recovered from its corresponding output vector. Reversible logic circuit naturally takes care of heating because it implements only the functions that have one-to-one mapping between its input and output vectors. Therefore reversible logic design becomes one of the promising research directions in low power dissipating circuit design in the past few years and has found its application in low power CMOS design, digital signal processing and nanotechnology. This paper presents the efficient approaches for designing reversible fast adders that implement carry look-ahead and carry-skip logic. The proposed 16-bit high speed reversible adder will include IG gates for the realization of its basic building block. The IG gate is universal in the sense that it can be used to synthesize any arbitrary Boolean-functions. The IG gate is parity preserving, that is, the parity of the inputs matches the parity of the outputs. It allows any fault that affects no more than a single signal readily detectable at the circuit's primary outputs. Therefore, the proposed high speed adders will have the inherent opportunity of detecting errors in its output side. It has also been demonstrated that the proposed design offers less hardware complexity and is efficient in terms of gate count, garbage outputs and constant inputs than the existing counterparts.
引用
收藏
页码:396 / +
页数:3
相关论文
共 50 条
  • [41] DESIGN AND OPTIMIZATION OF REVERSIBLE LOOK AHEAD CARRY ADDER AND CARRY SAVE ADDER
    Bhuvaneswary, N.
    Lakshmi, A.
    3C TECNOLOGIA, 2020, (SI): : 113 - 126
  • [42] Fault Tolerant Carry Save Adders - A NMR Configuration Approach
    Radhakrishnan, S.
    Nirmalraj, T.
    Ashwin, S.
    Elamaran, V.
    Karn, Rakesh Kumar
    2018 INTERNATIONAL CONFERENCE ON CONTROL, POWER, COMMUNICATION AND COMPUTING TECHNOLOGIES (ICCPCCT), 2018, : 210 - 215
  • [43] An Asnchrobatic, radix-four carry look-ahead adder
    Willingham, David J.
    Kale, Izzet
    PRIME: 2008 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PROCEEDINGS, 2008, : 105 - 108
  • [44] Fast and Low Power Modified Carry Look-Ahead Adder
    Salem, Sanaz
    Owji, Amir Hossein
    2024 32ND INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING, ICEE 2024, 2024, : 947 - 951
  • [45] Low power hierarchical multiplier and carry look-ahead architecture
    Thapliyal, Himanshu
    Gopi, Neela
    Kumar, K. K. Pavan
    Srinivas, M. B.
    2006 IEEE INTERNATIONAL CONFERENCE ON COMPUTER SYSTEMS AND APPLICATIONS, VOLS 1-3, 2006, : 88 - +
  • [46] LOOK-AHEAD CIRCUIT FOR CSD-CODE CARRY DETERMINATION
    HERRFELD, A
    HENTSCHKE, S
    ELECTRONICS LETTERS, 1995, 31 (06) : 434 - 435
  • [47] IMPLEMENTATION OF CARRY LOOK-AHEAD ADDER WITH SPATIAL LIGHT MODULATORS
    GOLSHAN, R
    BEDI, JS
    OPTICS COMMUNICATIONS, 1988, 68 (03) : 175 - 178
  • [48] NOTE ON THE RESISTANCE THROUGH A STATIC CARRY LOOK-AHEAD GATE
    NODINE, M
    FIBONACCI QUARTERLY, 1990, 28 (02): : 102 - 106
  • [49] A recursive method for synthesizing quantum/reversible quaternary parallel adder/subtractor with look-ahead carry
    Khan, Mozammel H. A.
    JOURNAL OF SYSTEMS ARCHITECTURE, 2008, 54 (12) : 1113 - 1121
  • [50] Dual Mode Logic Carry Look Ahead Adder
    Kumar, M. V. S. Chaitanya
    Kumar, J. Selva
    2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, : 537 - 540