A Fast Power Efficient Equalization-Based Digital Background Calibration Technique for Pipelined ADC

被引:0
|
作者
Abou-El-Kheir, Nahla T. [1 ]
Khedr, Mohammed Essam [1 ]
Abbas, Mohamed [2 ]
机构
[1] Arab Acad Sci & Technol, Elect & Commun Dept, Alexandria, Egypt
[2] Assiut Univ, Fac Engn, Dept Elect Engn, Assiut, Egypt
关键词
pipelined analog-to-digital converters; background calibration; least mean squares; variable step size; ALGORITHM;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A signed variable step size least mean squares (SVSS-LMS) technique is used to boost the convergence rate of digital background calibration for pipelined analog-to-digital converters (ADC). The technique is used to compensate for most known errors, including nonlinear OpAmp gain imperfections, capacitor mismatch and comparator offset. A 12-bit ADC Simulink model is established to verify the technique. Convergence occurs after 5.8K cycle with 42% enhancement over fixed step size LMS. A 22.6% power reduction is achieved as a result of calculation reduction. The proposed technique exhibits improvements in peak DNL from 1 to 0.7 LSB and INL from 33.2 to 2.3 LSB. At a frequency of 100 Msample/s, both SFDR and SNDR reveal noticeable enhancements from 41.6 to 83.1 dB and from 39 to 68.6dB respectively.
引用
收藏
页码:108 / 112
页数:5
相关论文
共 50 条
  • [1] Equalization-Based Digital Background Calibration Technique for Pipelined ADCs
    Zeinali, Behzad
    Moosazadeh, Tohid
    Yavari, Mohammad
    Rodriguez-Vazquez, Angel
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (02) : 322 - 333
  • [2] A new digital background calibration technique for pipelined ADC
    El-Sankary, K
    Sawan, M
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 5 - 8
  • [3] A FAST FOREGROUND DIGITAL CALIBRATION TECHNIQUE FOR PIPELINED ADC
    Wang Yu
    Yang Haigang
    Cheng Xin
    Liu Fei
    Yin Tao
    Journal of Electronics(China), 2012, 29 (05) : 445 - 450
  • [4] An equalization-based adaptive digital background calibration technique for successive approximation analog-to-digital converters
    Liu, Wenbo
    Chiu, Yun
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 289 - 292
  • [5] A digital background calibration technique for pipelined ADC using redundant stages
    Yoo, J
    Lee, E
    Swartzander, EE
    Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 5 - 8
  • [6] A digital blind background capacitor mismatch calibration technique for pipelined ADC
    El-Sankary, K
    Sawan, M
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (10) : 507 - 510
  • [7] Digital background calibration of charge pump based pipelined ADC
    Singh, Anil
    Agarwal, Alpana
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2016, 103 (11) : 1941 - 1953
  • [8] True background calibration technique for pipelined ADC
    Sonkusale, S
    Van der Spiegel, J
    Nagaraj, K
    ELECTRONICS LETTERS, 2000, 36 (09) : 786 - 788
  • [9] A robust and fast digital background calibration technique for pipelined ADCs
    Fan, Jen-Lin
    Wang, Chung-Yi
    Wu, Jieh-Tsorng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (06) : 1213 - 1223
  • [10] Digital Background Calibration Techniques for Pipelined ADC Based on Comparator Dithering
    Shi, Longxing
    Zhao, Wei
    Wu, Jianhui
    Chen, Chao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (04) : 239 - 243