A Fast Power Efficient Equalization-Based Digital Background Calibration Technique for Pipelined ADC

被引:0
|
作者
Abou-El-Kheir, Nahla T. [1 ]
Khedr, Mohammed Essam [1 ]
Abbas, Mohamed [2 ]
机构
[1] Arab Acad Sci & Technol, Elect & Commun Dept, Alexandria, Egypt
[2] Assiut Univ, Fac Engn, Dept Elect Engn, Assiut, Egypt
关键词
pipelined analog-to-digital converters; background calibration; least mean squares; variable step size; ALGORITHM;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A signed variable step size least mean squares (SVSS-LMS) technique is used to boost the convergence rate of digital background calibration for pipelined analog-to-digital converters (ADC). The technique is used to compensate for most known errors, including nonlinear OpAmp gain imperfections, capacitor mismatch and comparator offset. A 12-bit ADC Simulink model is established to verify the technique. Convergence occurs after 5.8K cycle with 42% enhancement over fixed step size LMS. A 22.6% power reduction is achieved as a result of calculation reduction. The proposed technique exhibits improvements in peak DNL from 1 to 0.7 LSB and INL from 33.2 to 2.3 LSB. At a frequency of 100 Msample/s, both SFDR and SNDR reveal noticeable enhancements from 41.6 to 83.1 dB and from 39 to 68.6dB respectively.
引用
收藏
页码:108 / 112
页数:5
相关论文
共 50 条
  • [41] A 12-bit 100 MS/s pipelined ADC with digital background calibration
    周立人
    罗磊
    叶凡
    许俊
    任俊彦
    半导体学报, 2009, 30 (11) : 109 - 113
  • [42] A digital background calibration technique for interstage gain nonlinearity in pipelined ADCs
    Ding, Bowen
    Miao, Peng
    Li, Fei
    Gu, Weiqi
    IEICE ELECTRONICS EXPRESS, 2022, 19 (04):
  • [43] A robust and simple two-mode digital calibration technique for pipelined ADC
    Yin Xiumei
    Zhao Nan
    Kobenge, Sekedi Bomeh
    Yang Huazhong
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (03)
  • [44] A Digital Calibration Technique For Multi-Bit-Per-Stage Pipelined ADC
    He, Yajuan
    Wang, Song
    Ling, Qi
    Li, Qiang
    2014 14TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2014, : 492 - 495
  • [45] A robust and simple two-mode digital calibration technique for pipelined ADC
    殷秀梅
    赵南
    玻梅
    杨华中
    半导体学报, 2011, 32 (03) : 81 - 87
  • [46] A charge-pump and comparator based power-efficient pipelined ADC technique
    Tang, Xian
    Ko, Chi-Tung
    Pun, Kong-Pang
    MICROELECTRONICS JOURNAL, 2012, 43 (03) : 182 - 188
  • [47] Rapid digital background calibration of bit weights in pipelined SAR ADC based on multi-PN injection
    Chen, Le
    Shen, Yi
    Ding, Ruixue
    Liu, Shubin
    Han, Haolin
    MICROELECTRONICS JOURNAL, 2025, 155
  • [48] Digital background calibration of pipeline ADC based on correlation
    Sun, Jie
    Wu, Jianhui
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2018, 105 (03) : 528 - 539
  • [49] Power and Area Efficient Pipelined ADC Stage in Digital CMOS Technology
    Singh, Anil
    Agarwal, Alpana
    IETE TECHNICAL REVIEW, 2017, 34 (01) : 66 - 74
  • [50] A calibration technique based on sub-stages' weights of pipelined ADC
    Jia, Huayu
    Lv, Yuxiang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 89 (01) : 223 - 229