A Fast Power Efficient Equalization-Based Digital Background Calibration Technique for Pipelined ADC

被引:0
|
作者
Abou-El-Kheir, Nahla T. [1 ]
Khedr, Mohammed Essam [1 ]
Abbas, Mohamed [2 ]
机构
[1] Arab Acad Sci & Technol, Elect & Commun Dept, Alexandria, Egypt
[2] Assiut Univ, Fac Engn, Dept Elect Engn, Assiut, Egypt
关键词
pipelined analog-to-digital converters; background calibration; least mean squares; variable step size; ALGORITHM;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A signed variable step size least mean squares (SVSS-LMS) technique is used to boost the convergence rate of digital background calibration for pipelined analog-to-digital converters (ADC). The technique is used to compensate for most known errors, including nonlinear OpAmp gain imperfections, capacitor mismatch and comparator offset. A 12-bit ADC Simulink model is established to verify the technique. Convergence occurs after 5.8K cycle with 42% enhancement over fixed step size LMS. A 22.6% power reduction is achieved as a result of calculation reduction. The proposed technique exhibits improvements in peak DNL from 1 to 0.7 LSB and INL from 33.2 to 2.3 LSB. At a frequency of 100 Msample/s, both SFDR and SNDR reveal noticeable enhancements from 41.6 to 83.1 dB and from 39 to 68.6dB respectively.
引用
收藏
页码:108 / 112
页数:5
相关论文
共 50 条
  • [31] A Histogram-Based Digital Background Calibration Technique for Pipelined A/D Converters
    Yahyaee, Saeedeh
    Yavari, Mohammad
    2022 IRANIAN INTERNATIONAL CONFERENCE ON MICROELECTRONICS, IICM, 2022, : 80 - 84
  • [32] Background capacitor mismatch calibration for pipelined ADC
    El-Sankary, K
    Sawan, M
    Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 164 - 167
  • [33] Digital Background Calibration for pipelined ADC and Implementation of Full FPGA Verification Platform
    Zhu, Yi-Long
    Yin, Yong-Sheng
    Wang, Ming
    Ni, Wei
    2012 5TH INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING (CISP), 2012, : 1435 - 1438
  • [34] A Predetermined LMS Digital Background Calibration Technique for Pipelined ADCs
    Montazerolghaem, Mohammad Ali
    Moosazadeh, Tohid
    Yavari, Mohammad
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (09) : 841 - 845
  • [35] A Single Channel Split ADC Structure for Digital Background Calibration in Pipelined ADCs
    Montazerolghaem, Mohammad Ali
    Moosazadeh, Tohid
    Yavari, Mohammad
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (04) : 1563 - 1567
  • [36] LMS-based digital background mismatch calibration technique for SAR ADC
    Wan, Jing
    Song, Shida
    Liang, Yuhua
    MICROELECTRONICS JOURNAL, 2023, 136
  • [37] All-Digital Background Calibration of a Pipelined-SAR ADC Using the "Split ADC" Architecture
    Zhou, Jingpeng
    Wang, Peng
    Luo, Zhiqiang
    Li, Fule
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [38] Pipelined ADC Digital Calibration Techniques and Tradeoffs
    Ahmed, Imran
    ANALOG CIRCUIT DESIGN: SMART DATA CONVERTERS, FILTERS ON CHIP, MULTIMODE TRANSMITTERS, 2010, : 23 - 42
  • [39] DIGITAL BACKGROUND CALIBRATION FOR PIPELINED ADCS
    Shi, Kun
    Redfern, Arthur J.
    2013 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2013, : 2766 - 2769
  • [40] A 12-bit 100 MS/s pipelined ADC with digital background calibration
    Zhou Liren
    Luo Lei
    Ye Fan
    Xu Jun
    Ren Junyan
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (11)