Exploiting FPGA-based architectures and design tools for problems of reconfigurable computations

被引:2
|
作者
Skliarova, I [1 ]
Ferrari, AB [1 ]
机构
[1] Univ Aveiro, Dept Elect & Telecommun, P-3810 Aveiro, Portugal
关键词
D O I
10.1109/SBCCI.2000.876053
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper addresses the design and implementation,a of a configurable "combinatorial processor", a computational device, which call be used for solving different combinatorial problems. These call be characterized by a set of variables having a limited number of values with a corresponding set of operations that might be applied to these variables. Different mathematical models call be used to describe such tasks. We adopted a matrix representation, which is easier to treat in digital devices. The operations on discrete matrices art unique and cannot be efficiently performed on a general-purpose processor Although the number of such operations grows exponentially with the number of variables, to solve a particular combinatorial problem a very small number of such operations is usually required. Hence the importance of providing for dynamic change of operations. The paper presents an approach allowing the run-time modification of combinatorial computations via reloading the RAM-based configurable logic blocks of the FPGAs.
引用
收藏
页码:347 / 350
页数:4
相关论文
共 50 条
  • [41] Architecture design for reliable and reconfigurable FPGA-based GNC computer for deep space exploration
    Yang MengFei
    Liu Bo
    Gong Jian
    Liu HongJin
    Hu HongKai
    Dong YangYang
    Shi Lei
    Zhao YunFu
    Miao ZhiFu
    SCIENCE CHINA-TECHNOLOGICAL SCIENCES, 2016, 59 (02) : 289 - 300
  • [42] Architecture design for reliable and reconfigurable FPGA-based GNC computer for deep space exploration
    YANG MengFei
    LIU Bo
    GONG Jian
    LIU HongJin
    HU HongKai
    DONG YangYang
    SHI Lei
    ZHAO YunFu
    MIAO ZhiFu
    Science China(Technological Sciences), 2016, 59 (02) : 289 - 300
  • [43] Architecture design for reliable and reconfigurable FPGA-based GNC computer for deep space exploration
    MengFei Yang
    Bo Liu
    Jian Gong
    HongJin Liu
    HongKai Hu
    YangYang Dong
    Lei Shi
    YunFu Zhao
    ZhiFu Miao
    Science China Technological Sciences, 2016, 59 : 289 - 300
  • [44] Reconfigurable Architecture and Automated Design Flow for Rapid FPGA-based LDPC Code Emulation
    Li, Haoran
    Park, Youn Sung
    Zhang, Zhengya
    FPGA 12: PROCEEDINGS OF THE 2012 ACM-SIGDA INTERNATIONAL SYMPOSIUM ON FIELD PROGRAMMABLE GATE ARRAYS, 2012, : 167 - 170
  • [45] Application-specific memory interleaving for FPGA-based grid computations: A general design technique
    VanCourt, Tom
    Herbordt, Martin
    2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 395 - 401
  • [46] Design and implementation of reconfigurable processor for problems of combinatorial computations
    Skliarova, I
    Ferrari, AB
    EUROMICRO SYMPOSIUM ON DIGITAL SYSTEMS DESIGN, PROCEEDINGS, 2001, : 112 - 119
  • [47] Design of a FPGA-Based NURBS Interpolator
    Zhao, Huan
    Zhu, Limin
    Xiong, Zhenhua
    Ding, Han
    INTELLIGENT ROBOTICS AND APPLICATIONS, PT II, 2011, 7102 : 477 - 486
  • [48] FPGA-based Embedded System Design
    Sun, Fuming
    Li, Xiaoying
    Wang, Qin
    Tang, Chunlin
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 733 - +
  • [49] A Design of FPGA-based DSRC Receiver
    Li, Xiang
    Wang, Chao
    Liu, Fuqiang
    Liu, Fen
    He, Changwei
    Lv, Chenghao
    Yin, Wei
    Zou, Qingquan
    PROCEEDINGS OF THE 2015 10TH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND NETWORKING IN CHINA CHINACOM 2015, 2015, : 585 - 589
  • [50] FPGA-based automated datapath design
    Erenyi, I
    Vassanyi, I
    Nemes, T
    Nikodemusz, E
    Katona, Z
    23RD EUROMICRO CONFERENCE - NEW FRONTIERS OF INFORMATION TECHNOLOGY, PROCEEDINGS, 1997, : 664 - 668