Exploiting FPGA-based architectures and design tools for problems of reconfigurable computations

被引:2
|
作者
Skliarova, I [1 ]
Ferrari, AB [1 ]
机构
[1] Univ Aveiro, Dept Elect & Telecommun, P-3810 Aveiro, Portugal
关键词
D O I
10.1109/SBCCI.2000.876053
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper addresses the design and implementation,a of a configurable "combinatorial processor", a computational device, which call be used for solving different combinatorial problems. These call be characterized by a set of variables having a limited number of values with a corresponding set of operations that might be applied to these variables. Different mathematical models call be used to describe such tasks. We adopted a matrix representation, which is easier to treat in digital devices. The operations on discrete matrices art unique and cannot be efficiently performed on a general-purpose processor Although the number of such operations grows exponentially with the number of variables, to solve a particular combinatorial problem a very small number of such operations is usually required. Hence the importance of providing for dynamic change of operations. The paper presents an approach allowing the run-time modification of combinatorial computations via reloading the RAM-based configurable logic blocks of the FPGAs.
引用
收藏
页码:347 / 350
页数:4
相关论文
共 50 条
  • [21] From cognitive architectures to hardware:: A low cost FPGA-based design experience
    Lopez, Ignacio
    Sanz, Ricardo
    Moreno, Felix
    Salvador, Ruben
    Alarcon, Jaime
    2007 IEEE INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING, CONFERENCE PROCEEDINGS BOOK, 2007, : 499 - +
  • [22] High-level design tools for FPGA-based combinatorial accelerators
    Sklyarov, V
    Skliarova, I
    Almeida, P
    Almeida, M
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 976 - 979
  • [23] A new approach for design of an efficient FPGA-based reconfigurable convolver for image processing
    Dehghani, Abbas
    Kavari, Ali
    Kalbasi, Mahdi
    RahimiZadeh, Keyvan
    JOURNAL OF SUPERCOMPUTING, 2022, 78 (02): : 2597 - 2615
  • [24] FPGA-Based Reliable TMR Controller Design for S2A Architectures
    Halawa, Hassan H.
    Daoud, Ramez M.
    Amer, Hassanein H.
    Alkady, Gehad I.
    AbdelKader, Ali
    PROCEEDINGS OF 2015 IEEE 20TH CONFERENCE ON EMERGING TECHNOLOGIES & FACTORY AUTOMATION (ETFA), 2015,
  • [25] A new approach for design of an efficient FPGA-based reconfigurable convolver for image processing
    Abbas Dehghani
    Ali Kavari
    Mahdi Kalbasi
    Keyvan RahimiZadeh
    The Journal of Supercomputing, 2022, 78 : 2597 - 2615
  • [26] A design methodology for mobile and embedded applications on FPGA-based dynamic reconfigurable hardware
    Perera, Darshika G.
    Li, Kin Fun
    INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2019, 11 (05) : 661 - 677
  • [27] Automated design space exploration of FPGA-based FFT architectures based on area and power estimation
    Sanchez, M. A.
    Garrido, M.
    Vallejo, M. Lopez
    Lopez-Barrio, C.
    2006 IEEE INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2006, : 127 - 134
  • [28] An FPGA-Based Reconfigurable Mesh Many-Core
    Giefers, Heiner
    Platzner, Marco
    IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (12) : 2919 - 2932
  • [29] FPGA-Based Dynamically Reconfigurable SQL Query Processing
    Ziener, Daniel
    Bauer, Florian
    Becher, Andreas
    Dennl, Christopher
    Meyer-Wegener, Klaus
    Schuerfeld, Ute
    Teich, Juergen
    Vogt, Joerg-Stephan
    Weber, Helmut
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2016, 9 (04)
  • [30] Special Session on "FPGA-based Emulation of Hardware Architectures"
    Blume, Holger
    2012 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS (SAMOS): ARCHITECTURES, MODELING AND SIMULATION, 2012, : 276 - 276