Exploiting FPGA-based architectures and design tools for problems of reconfigurable computations

被引:2
|
作者
Skliarova, I [1 ]
Ferrari, AB [1 ]
机构
[1] Univ Aveiro, Dept Elect & Telecommun, P-3810 Aveiro, Portugal
关键词
D O I
10.1109/SBCCI.2000.876053
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper addresses the design and implementation,a of a configurable "combinatorial processor", a computational device, which call be used for solving different combinatorial problems. These call be characterized by a set of variables having a limited number of values with a corresponding set of operations that might be applied to these variables. Different mathematical models call be used to describe such tasks. We adopted a matrix representation, which is easier to treat in digital devices. The operations on discrete matrices art unique and cannot be efficiently performed on a general-purpose processor Although the number of such operations grows exponentially with the number of variables, to solve a particular combinatorial problem a very small number of such operations is usually required. Hence the importance of providing for dynamic change of operations. The paper presents an approach allowing the run-time modification of combinatorial computations via reloading the RAM-based configurable logic blocks of the FPGAs.
引用
收藏
页码:347 / 350
页数:4
相关论文
共 50 条
  • [31] In-Flight Reconfigurable FPGA-Based Space Systems
    Montealegre, Norma
    Merodio, David
    Fernandez, Agustin
    Armbruster, Philippe
    2015 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS), 2015,
  • [32] Analytical performance model for FPGA-based reconfigurable computing
    Mehri, Hossein
    Alizadeh, Bijan
    MICROPROCESSORS AND MICROSYSTEMS, 2015, 39 (08) : 796 - 806
  • [33] Development flow for FPGA-based scalable reconfigurable systems
    Caba, Julian
    Dondo, Julio D.
    Rincon, Fernando
    Barba, Jesus
    Lopez, Juan C.
    16TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2013), 2013, : 666 - 669
  • [34] A reconfigurable FPGA-based spiking neural network accelerator
    Yin, Mingqi
    Cui, Xiaole
    Wei, Feng
    Liu, Hanqing
    Jiang, Yuanyuan
    Cui, Xiaoxin
    MICROELECTRONICS JOURNAL, 2024, 152
  • [35] An FPGA-based method for a reconfigurable and compact scanner controller
    Thomas, J
    Megherbi, D
    Sliney, P
    Pyburn, D
    Sengupta, S
    Khoury, J
    Woods, C
    Kirstead, J
    Optical Scanning 2005, 2005, 5873 : 121 - 126
  • [36] Reconfigurable FPGA-based hardware accelerator for embedded DSP
    Rubin, G.
    Omieljanowicz, M.
    Petrovsky, A.
    MIXDES 2007: Proceedings of the 14th International Conference on Mixed Design of Integrated Circuits and Systems:, 2007, : 147 - 151
  • [37] Exploiting Design Modularity and. Relocation to Increase Productivity in FPGA-based Computing Systems
    Mudza, Zbigniew
    PROCEEDINGS OF THE 28TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS (MIXDES 2021), 2021, : 94 - 99
  • [38] Enabling Fast ASIP Design Space Exploration: An FPGA-Based Runtime Reconfigurable Prototyper
    Meloni, Paolo
    Pomata, Sebastiano
    Tuveri, Giuseppe
    Secchi, Simone
    Raffo, Luigi
    Lindwer, Menno
    VLSI DESIGN, 2012, 2012
  • [39] A new self-managing hardware design approach for FPGA-based reconfigurable systems
    Jovanovic, S.
    Tanougast, C.
    Weber, S.
    RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2008, 4943 : 160 - 171
  • [40] Architecture design for reliable and reconfigurable FPGA-based GNC computer for deep space exploration
    YANG MengFei
    LIU Bo
    GONG Jian
    LIU HongJin
    HU HongKai
    DONG YangYang
    SHI Lei
    ZHAO YunFu
    MIAO ZhiFu
    Science China(Technological Sciences), 2016, (02) : 289 - 300