Area and Power Efficient Multiplier-Less Architecture for FIR Differentiator

被引:0
|
作者
Eligar, Sanjay [1 ]
Banakar, R. M. [1 ]
机构
[1] BVB Coll Engn & Technol, Hubli, India
关键词
FIR differentiator; Constant multiplication; Canonic Signed Digit; Design validation;
D O I
10.1007/978-981-15-0146-3_47
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Digital FIR filters have been used for various signal processing tasks in embedded systems. This paper presents a novel architecture for implementation of an FIR differentiator in FPGA designed for a specific application. The designed component is to estimate the velocity from the suspension displacement in a semi-active suspension controller. The architectures of FIR are modified based on the direct and transposed form, with incremental changes in the manner in which the constant-coefficient multiplication is executed. The recoding of constant FIR filter coefficients using Canonic Signed Digit representation is explored. Three architectures are designed and compared for efficient usage of area of implementation in FPGA. It is observed that the architecture using CSD requires 16% lesser area, and the optimized architecture is an additional 5% more area-efficient and 16% lesser in complexity of design because of sharing of resources. An overall reduction in power consumption by 3% is observed and the computation of the FIR filter convolution sum is faster by 17%.
引用
收藏
页码:493 / 501
页数:9
相关论文
共 50 条
  • [41] A multiplier-less algorithm for evaluating intrinsic and nonlinear functions
    Hauser, James W.
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 525 - 529
  • [42] Multiplier-less VLSI architecture for real-time computation of multi-dimensional convolution
    Zhang, Ming Z.
    Ngo, Hau T.
    Asari, Vijayan K.
    MICROPROCESSORS AND MICROSYSTEMS, 2007, 31 (01) : 25 - 37
  • [43] Design of multiplier-less continuously variable bandwidth sharp fir filters using modified harmony search algorithm
    George, James T.
    Elias, Elizabeth
    International Journal of Information Technology and Management, 2015, 14 (01) : 5 - 25
  • [44] Hardware efficient multiplier-less multi-level 2D DWT architecture without off-chip RAM
    Wu, Changkun
    Zhang, Wei
    Jia, Qi
    Liu, Yanyan
    IET IMAGE PROCESSING, 2017, 11 (06) : 362 - 369
  • [45] A new strategy of image denoising using multiplier-less FIR filter designed with the aid of differential evolution algorithm
    Abhijit Chandra
    Sudipta Chattopadhyay
    Multimedia Tools and Applications, 2016, 75 : 1079 - 1098
  • [46] DDS with Noise Reduction by Multiplier-Less Filter Methods
    Jahn, Stefan
    Brachtendorf, Mans-Georg
    2021 31ST INTERNATIONAL CONFERENCE RADIOELEKTRONIKA (RADIOELEKTRONIKA), 2021,
  • [47] A new strategy of image denoising using multiplier-less FIR filter designed with the aid of differential evolution algorithm
    Chandra, Abhijit
    Chattopadhyay, Sudipta
    MULTIMEDIA TOOLS AND APPLICATIONS, 2016, 75 (02) : 1079 - 1098
  • [48] Digital Multiplier-Less Spiking Neural Network Architecture of Reinforcement Learning in a Context-Dependent Task
    Asgari, Hajar
    Maybodi, Babak Mazloom-Nezhad
    Kreiser, Raphaela
    Sandamirskaya, Yulia
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2020, 10 (04) : 498 - 511
  • [49] Multiplier-less VLSI Architecture of 1-D Hilbert Transform pair using Biorthogonal Wavelets
    Ghosh, Sudip
    Talapatra, Somsubhra
    Chatterjee, Navonil
    Reddy, Nagakumar
    Maity, Santi P.
    Rahaman, Hafizur
    2013 INTERNATIONAL CONFERENCE ON INFORMATICS, ELECTRONICS & VISION (ICIEV), 2013,
  • [50] Multiplier-less Artificial Neurons Exploiting Error Resiliency for Energy-Efficient Neural Computing
    Sarwar, Syed Shakib
    Venkataramani, Swagath
    Raghunathan, Anand
    Roy, Kaushik
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 145 - 150