Area and Power Efficient Multiplier-Less Architecture for FIR Differentiator

被引:0
|
作者
Eligar, Sanjay [1 ]
Banakar, R. M. [1 ]
机构
[1] BVB Coll Engn & Technol, Hubli, India
关键词
FIR differentiator; Constant multiplication; Canonic Signed Digit; Design validation;
D O I
10.1007/978-981-15-0146-3_47
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Digital FIR filters have been used for various signal processing tasks in embedded systems. This paper presents a novel architecture for implementation of an FIR differentiator in FPGA designed for a specific application. The designed component is to estimate the velocity from the suspension displacement in a semi-active suspension controller. The architectures of FIR are modified based on the direct and transposed form, with incremental changes in the manner in which the constant-coefficient multiplication is executed. The recoding of constant FIR filter coefficients using Canonic Signed Digit representation is explored. Three architectures are designed and compared for efficient usage of area of implementation in FPGA. It is observed that the architecture using CSD requires 16% lesser area, and the optimized architecture is an additional 5% more area-efficient and 16% lesser in complexity of design because of sharing of resources. An overall reduction in power consumption by 3% is observed and the computation of the FIR filter convolution sum is faster by 17%.
引用
收藏
页码:493 / 501
页数:9
相关论文
共 50 条
  • [21] Performance of CSE Techniques for Designing Multiplier-Less FIR Filter Using Evolutionary Algorithms
    Ila Sharma
    Anil Kumar
    Deepak Kumar
    Girish Kumar Singh
    Circuits, Systems, and Signal Processing, 2018, 37 : 2574 - 2590
  • [22] Efficient Multiplier-Less Inference of Deep Autoencoders on Wearable Healthcare Systems
    Wu, Jiafei
    Chan, Shing Chow
    Zhang, Shuai
    ISWC'19: PROCEEDINGS OF THE 2019 ACM INTERNATIONAL SYMPOSIUM ON WEARABLE COMPUTERS, 2019, : 231 - 233
  • [23] Multiplier-less Based Architecture for Variable-length FFT Hardware Implementation
    Nguyen Hung Cuong
    Nguyen Tung Lam
    Nguyen Duc Minh
    2012 FOURTH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS (ICCE), 2012, : 489 - 494
  • [25] MINT: Multiplier-less INTeger Quantization for Energy Efficient Spiking Neural Networks
    Yin, Ruokai
    Li, Yuhang
    Moitra, Abhishek
    Panda, Priyadarshini
    29TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2024, 2024, : 830 - 835
  • [26] Multiplier-less Correlator for Noise SAR Imaging
    Lukin, S.
    Pascazio, V.
    Lukin, K.
    Tatyanko, D.
    Zemlyaniy, O.
    2018 15TH EUROPEAN RADAR CONFERENCE (EURAD), 2018, : 158 - 161
  • [27] Image Description Using a Multiplier-Less Operator
    Tuna, Hakan
    Onaran, Ibrahim
    Cetin, A. Enis
    IEEE SIGNAL PROCESSING LETTERS, 2009, 16 (09) : 751 - 753
  • [28] An Analog Control Strategy With Multiplier-Less Power Calculation Circuit for Flyback Microinverter
    Chen, Min
    Zheng, Ruirui
    Fu, Yutai
    Qi, Jizhi
    Han, Fang
    Jiang, Feng
    Yao, Wenxi
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2021, 36 (08) : 8617 - 8621
  • [29] Multiplier-less Implementation of Quadrature Mirror Filter
    Barsainya, Richa
    Aggarwal, Meenakshi
    Rawat, Tarun Kumar
    2015 4TH INTERNATIONAL CONFERENCE ON RELIABILITY, INFOCOM TECHNOLOGIES AND OPTIMIZATION (ICRITO) (TRENDS AND FUTURE DIRECTIONS), 2015,
  • [30] Novel design of multiplier-less FFT processors
    Zhou, Yuan
    Noras, J. M.
    Shepherd, S. J.
    SIGNAL PROCESSING, 2007, 87 (06) : 1402 - 1407