Area and Power Efficient Multiplier-Less Architecture for FIR Differentiator

被引:0
|
作者
Eligar, Sanjay [1 ]
Banakar, R. M. [1 ]
机构
[1] BVB Coll Engn & Technol, Hubli, India
关键词
FIR differentiator; Constant multiplication; Canonic Signed Digit; Design validation;
D O I
10.1007/978-981-15-0146-3_47
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Digital FIR filters have been used for various signal processing tasks in embedded systems. This paper presents a novel architecture for implementation of an FIR differentiator in FPGA designed for a specific application. The designed component is to estimate the velocity from the suspension displacement in a semi-active suspension controller. The architectures of FIR are modified based on the direct and transposed form, with incremental changes in the manner in which the constant-coefficient multiplication is executed. The recoding of constant FIR filter coefficients using Canonic Signed Digit representation is explored. Three architectures are designed and compared for efficient usage of area of implementation in FPGA. It is observed that the architecture using CSD requires 16% lesser area, and the optimized architecture is an additional 5% more area-efficient and 16% lesser in complexity of design because of sharing of resources. An overall reduction in power consumption by 3% is observed and the computation of the FIR filter convolution sum is faster by 17%.
引用
收藏
页码:493 / 501
页数:9
相关论文
共 50 条
  • [1] Micropipeline architecture for multiplier-less FIR filters
    Nooshabadi, S
    MontielNelson, JA
    Visweswaran, GS
    Nagchoudhurhi, D
    TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 451 - 456
  • [2] Coefficient transformations for area-efficient implementation of multiplier-less FIR filters
    Mehendale, M
    Roy, SB
    Sherlekar, SD
    Venkatesh, G
    ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 110 - 115
  • [3] Coefficient optimization for area-effective multiplier-less FIR filters
    Lin, TJ
    Yang, TH
    Jen, CW
    2003 INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOL I, PROCEEDINGS, 2003, : 125 - 128
  • [4] Area-effective FIR filter design for multiplier-less implementation
    Lin, TJ
    Yang, TH
    Jen, CW
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 173 - 176
  • [5] Design of an efficient multiplier-less architecture for multi-dimensional convolution
    Zhang, MZ
    Ngo, HT
    Asari, VK
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2005, 3740 : 65 - 78
  • [6] Efficient Multiplier-less Perceptron Architecture for Realization of Multilayer Perceptron Inference Models
    Raghuvendra Pratap Tripathi
    Manish Tiwari
    Amit Dhawan
    Sumit Kumar Jha
    Arun Kumar Singh
    Circuits, Systems, and Signal Processing, 2023, 42 : 4637 - 4668
  • [7] Efficient Multiplier-less Perceptron Architecture for Realization of Multilayer Perceptron Inference Models
    Tripathi, Raghuvendra Pratap
    Tiwari, Manish
    Dhawan, Amit
    Jha, Sumit Kumar
    Singh, Arun Kumar
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (08) : 4637 - 4668
  • [8] A New Hybrid CSE Technique for Multiplier-less FIR Filter
    Sharma, I.
    Kumar, A.
    Balyan, L.
    Singh, G. K.
    2017 22ND INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP), 2017,
  • [9] MULTIPLIER-LESS FIR FILTER DESIGN USING A GENETIC ALGORITHM
    WADE, G
    ROBERTS, A
    WILLIAMS, G
    IEE PROCEEDINGS-VISION IMAGE AND SIGNAL PROCESSING, 1994, 141 (03): : 175 - 180
  • [10] Cost-efficient multiplier-less FIR filter structure based on Modified Decor transformation
    Lee, IH
    Wu, CS
    Wu, AY
    2001 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-VI, PROCEEDINGS: VOL I: SPEECH PROCESSING 1; VOL II: SPEECH PROCESSING 2 IND TECHNOL TRACK DESIGN & IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS NEURALNETWORKS FOR SIGNAL PROCESSING; VOL III: IMAGE & MULTIDIMENSIONAL SIGNAL PROCESSING MULTIMEDIA SIGNAL PROCESSING - VOL IV: SIGNAL PROCESSING FOR COMMUNICATIONS; VOL V: SIGNAL PROCESSING EDUCATION SENSOR ARRAY & MULTICHANNEL SIGNAL PROCESSING AUDIO & ELECTROACOUSTICS; VOL VI: SIGNAL PROCESSING THEORY & METHODS STUDENT FORUM, 2001, : 1065 - 1068