A shallow trench isolation for sub-0.13μm CMOS technologies

被引:19
|
作者
Nandakumar, M [1 ]
Sridhar, S [1 ]
Nag, S [1 ]
Mei, P [1 ]
Rogers, D [1 ]
Hanratty, M [1 ]
Amarasekera, A [1 ]
Chen, IC [1 ]
机构
[1] Texas Instruments Inc, Semicond Proc & Device Ctr, Dallas, TX 75265 USA
关键词
D O I
10.1109/IEDM.1997.650469
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design of a shallow trench isolation (STI) for sub-0.13 mu m CMOS technologies is described in this paper. The areas addressed and key results of the STI are as follows. (a) A deep UV lithography with a surface imaging resist can define trench openings down to 0.12 mu m with good linearity. (b) A new high density plasma (HDP) CVD oxide process is able to fill 0.16 mu m wide and 0.5 mu m deep trenches without voids and to maintain good junction leakage and charge to breakdown (Q(bd)). (c) Optimized Nwell/Pwell implant doses and well and channel stop (CS) implant energies are described using both experimental data and tuned device simulations. Interwell (N+-to-Nwell and P+-to-Pwell) isolation of 0.15 mu m or N+-to-P+ spacing of 0.3 mu m, and intrawell (N+-to-N+ and P+-to-P+) isolation of 0.12 mu m have been achieved. Latch-up is shown to correlate well with alpha(NPN) + alpha(PNP), the sum of the common base current gains of the parasitic NPN and PNP transistors. Good latch-up (holding voltage > 1.5V) has been achieved using 0.51 mu m deep trench with optimized CS and well implant conditions.
引用
收藏
页码:657 / 660
页数:4
相关论文
共 50 条
  • [1] Gap-fill process of shallow trench isolation for 0.13 μm technologies
    Nishimura, H
    Takagi, S
    Fujino, M
    Nishi, N
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2002, 41 (5A): : 2886 - 2893
  • [2] Low resistance Ti or Co salicided raised source drain transistors for sub-0.13μm CMOS technologies
    Chao, CP
    Violette, KE
    Unnikrishnan, S
    Nandakumar, M
    Wise, RL
    Kittl, JA
    Hong, QZ
    Chen, IC
    INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 103 - 106
  • [3] Improved shallow trench isolation (STI) process for sub-1/4 mu m CMOS technologies
    Sallagoity, P
    Gaillard, F
    Rivoire, M
    McClathie, S
    Paoli, M
    Haond, M
    ULSI SCIENCE AND TECHNOLOGY / 1997: PROCEEDINGS OF THE SIXTH INTERNATIONAL SYMPOSIUM ON ULTRALARGE SCALE INTEGRATION SCIENCE AND TECHNOLOGY, 1997, 1997 (03): : 453 - 465
  • [4] Shallow trench isolation for advanced ULSI CMOS technologies
    Nandakumar, M
    Chatterjee, A
    Sridhar, S
    Joyner, K
    Rodder, M
    Chen, IC
    INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, : 133 - 136
  • [5] Shallow trench isolation for sub-0.25-mu m IC technologies
    Nag, S
    Chatterjee, A
    SOLID STATE TECHNOLOGY, 1997, 40 (09) : 129 - &
  • [6] Scaling challenges for 0.13 μm generation shallow trench isolation
    Kuhn, KJ
    Mei, D
    Post, I
    Neirynck, J
    2001 IEEE INTERNATIONAL SYMPOSIUM ON SEMICONDUCTOR MANUFACTURING, CONFERENCE PROCEEDINGS, 2001, : 187 - 190
  • [7] A shallow trench isolation study for 0.25/0.18 mu m CMOS technologies and beyond
    Chatterjee, A
    Esquivel, J
    Nag, S
    Ali, I
    Rogers, D
    Tayor, K
    Joyner, K
    Mason, M
    Mercer, D
    Amerasekera, A
    Houston, T
    Chen, LC
    1996 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1996, : 156 - 157
  • [8] IMPROVED SHALLOW TRENCH ISOLATION FOR SUB-HALFMICRON CMOS
    CABANAL, JP
    HAOND, M
    MICROELECTRONIC ENGINEERING, 1991, 15 (1-4) : 651 - 654
  • [9] Role of doping accuracy for sub-0.13μm technology
    Adibi, B
    SOLID STATE TECHNOLOGY, 2001, 44 (01) : 68 - 68
  • [10] Materials aspects, electrical performance, and scalability of Ni silicide towards sub-0.13 μm technologies
    Lauwers, A
    Steegen, A
    de Potter, M
    Lindsay, R
    Satta, A
    Bender, H
    Maex, K
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2001, 19 (06): : 2026 - 2037