共 50 条
- [1] Gap-fill process of shallow trench isolation for 0.13 μm technologies JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2002, 41 (5A): : 2886 - 2893
- [2] Low resistance Ti or Co salicided raised source drain transistors for sub-0.13μm CMOS technologies INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 103 - 106
- [3] Improved shallow trench isolation (STI) process for sub-1/4 mu m CMOS technologies ULSI SCIENCE AND TECHNOLOGY / 1997: PROCEEDINGS OF THE SIXTH INTERNATIONAL SYMPOSIUM ON ULTRALARGE SCALE INTEGRATION SCIENCE AND TECHNOLOGY, 1997, 1997 (03): : 453 - 465
- [4] Shallow trench isolation for advanced ULSI CMOS technologies INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, : 133 - 136
- [6] Scaling challenges for 0.13 μm generation shallow trench isolation 2001 IEEE INTERNATIONAL SYMPOSIUM ON SEMICONDUCTOR MANUFACTURING, CONFERENCE PROCEEDINGS, 2001, : 187 - 190
- [7] A shallow trench isolation study for 0.25/0.18 mu m CMOS technologies and beyond 1996 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1996, : 156 - 157
- [10] Materials aspects, electrical performance, and scalability of Ni silicide towards sub-0.13 μm technologies JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2001, 19 (06): : 2026 - 2037