A Low-complexity LDPC Decoder for NAND Flash Applications

被引:0
|
作者
Li, Mao-Ruei [1 ]
Chou, Hsueh-Chih [1 ]
Ueng, Yeong-Luh [2 ]
Chen, Yun [3 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu, Taiwan
[2] Natl Tsing Hua Univ, Hsinchu, Taiwan
[3] Fudan Univ, Microelect Sch, State Key Lab ASIC & Syst, Shanghai, Peoples R China
关键词
Low-density parity-check (LDPC) codes; NAND flash; non-uniform quantization; decoder; DESIGN; CODES;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an efficient mm-sum-based decoder for high-rate low-density parity-check (LDPC) codes, where the first minimum and second minimum values are stored in registers. In order to meet a strict cost requirement imposed by NAND flash applications, we provide different upper limits for the first and second minimum values. Furthermore, we use non-uniform quantization for the second minimum value so as to reduce storage complexity. In order to enhance the error-rate performance, the normalization factor is determined based on the difference between the first two minimum values. Using the proposed techniques, a reduction in gate count of 13.36% can be achieved without suffering any degradation in error-rate performance. The implementation results for a rate-0.896 length-18624 layered decoder show that this decoder can achieve a throughput of 765.24 Mb/s at a clock frequency of 166 MHz with a gate count of 620K.
引用
收藏
页码:213 / 216
页数:4
相关论文
共 50 条
  • [41] A low-complexity Reed-Solomon decoder for GPON
    Xie, Jun
    Tu, Xiaodong
    Yuan, Songxin
    Hu, Gang
    2006 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1-4: VOL 1: SIGNAL PROCESSING, 2006, : 2488 - 2492
  • [42] A Low-complexity Layered Decoding Algorithm for LDPC Codes
    Wang Zhongxun
    Mu Qing
    2009 INTERNATIONAL FORUM ON COMPUTER SCIENCE-TECHNOLOGY AND APPLICATIONS, VOL 2, PROCEEDINGS, 2009, : 318 - 320
  • [43] Low-Complexity Architecture of RS Decoder for CMMB System
    Guo, Kun
    Hei, Yong
    Qiao, Shushan
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 1003 - 1006
  • [44] ASIC Design of A Low-Complexity K-best Viterbi Decoder for IoT Applications
    Kato, Hiromasa
    Thi Hong Tran
    Nakashima, Yasuhiko
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 396 - 399
  • [45] Low-complexity Reed-Solomon Decoder for Blu-ray Disc Applications
    Lu, Yung-Kuei
    Shieh, Ming-Der
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 359 - 362
  • [46] Low-Complexity Decoder Based on Conditional ML for QOSTBC
    Nassaji, Ehsan
    Almasi, Mojtaba Ahmadi
    Fardad, Mohammad
    IEEE COMMUNICATIONS LETTERS, 2018, 22 (08) : 1548 - 1551
  • [47] A Low-Complexity Reed-Solomon Decoder for PON
    Xie, Jun
    Tu, Xiaodong
    2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2, 2008, : 673 - 675
  • [48] A low-complexity video encoder with decoder motion estimator
    Yaman, S
    AlRegib, G
    2004 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOL III, PROCEEDINGS: IMAGE AND MULTIDIMENSIONAL SIGNAL PROCESSING SPECIAL SESSIONS, 2004, : 157 - 160
  • [49] A Low-complexity Neural BP Decoder with Network Pruning
    Han, Seokju
    Ha, Jeongseok
    11TH INTERNATIONAL CONFERENCE ON ICT CONVERGENCE: DATA, NETWORK, AND AI IN THE AGE OF UNTACT (ICTC 2020), 2020, : 1098 - 1100
  • [50] Low-Complexity Switch Network for Reconfigurable LDPC Decoders
    Oh, Daesun
    Parhi, Keshab K.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (01) : 85 - 94