A Low-complexity LDPC Decoder for NAND Flash Applications

被引:0
|
作者
Li, Mao-Ruei [1 ]
Chou, Hsueh-Chih [1 ]
Ueng, Yeong-Luh [2 ]
Chen, Yun [3 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu, Taiwan
[2] Natl Tsing Hua Univ, Hsinchu, Taiwan
[3] Fudan Univ, Microelect Sch, State Key Lab ASIC & Syst, Shanghai, Peoples R China
关键词
Low-density parity-check (LDPC) codes; NAND flash; non-uniform quantization; decoder; DESIGN; CODES;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an efficient mm-sum-based decoder for high-rate low-density parity-check (LDPC) codes, where the first minimum and second minimum values are stored in registers. In order to meet a strict cost requirement imposed by NAND flash applications, we provide different upper limits for the first and second minimum values. Furthermore, we use non-uniform quantization for the second minimum value so as to reduce storage complexity. In order to enhance the error-rate performance, the normalization factor is determined based on the difference between the first two minimum values. Using the proposed techniques, a reduction in gate count of 13.36% can be achieved without suffering any degradation in error-rate performance. The implementation results for a rate-0.896 length-18624 layered decoder show that this decoder can achieve a throughput of 765.24 Mb/s at a clock frequency of 166 MHz with a gate count of 620K.
引用
收藏
页码:213 / 216
页数:4
相关论文
共 50 条
  • [21] Low-complexity decoding of LDPC codes
    Pandya, N.
    Honary, B.
    ELECTRONICS LETTERS, 2007, 43 (18) : 990 - 991
  • [22] Low-Complexity Architecture for High-Speed 50G-PON LDPC Decoder
    Kwon, Kon-Woo
    Kim, Kwangok
    Doo, Kyeonghwan
    Chung, Hwanseok
    Lee, Jeong Woo
    IEEE ACCESS, 2025, 13 : 28751 - 28765
  • [23] A Novel High-Throughput, Low-Complexity Bit-Flipping Decoder for LDPC Codes
    Le, Khoa
    Ghaffari, Fakhreddine
    Declercq, David
    Vasic, Bane
    Winstead, Chris
    PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2017, : 126 - 131
  • [24] Low-complexity high-speed decoder design for quasi-cyclic LDPC codes
    Wang, Zhongfeng
    Cui, Zhiqiang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (01) : 104 - 114
  • [25] High Energy-Efficient LDPC Decoder with AVFS System for NAND Flash Memory
    Zhang, Chao
    Mo, Jingtong
    Lian, Zihan
    He, Weifeng
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [26] Optimum Low-Complexity Decoder for Spatial Modulation
    M-Nahhal, Ibrahim
    Basar, Ertugrul
    Dobre, Octavia A.
    Ikki, Salama
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2019, 37 (09) : 2001 - 2013
  • [27] LDPC Codes for Low-Complexity Analog Decoders
    Zheng, Hao
    Ding, Xuhui
    Wang, Zhiyuan
    Li, Yimin
    Luo, Haikun
    PROCEEDINGS OF THE 2015 10TH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND NETWORKING IN CHINA CHINACOM 2015, 2015, : 167 - 171
  • [28] Low-complexity error selective Viterbi decoder
    Sudhakar, R
    Mukhtar, A
    Gu, ZZ
    ELECTRONICS LETTERS, 2000, 36 (02) : 147 - 148
  • [29] A Modified Optimally Quantized Offset Min-Sum Decoding Algorithm for Low-Complexity LDPC Decoder
    Michaelraj Kingston Roberts
    Ramesh Jayabalan
    Wireless Personal Communications, 2015, 80 : 561 - 570
  • [30] A Modified Optimally Quantized Offset Min-Sum Decoding Algorithm for Low-Complexity LDPC Decoder
    Roberts, Michaelraj Kingston
    Jayabalan, Ramesh
    WIRELESS PERSONAL COMMUNICATIONS, 2015, 80 (02) : 561 - 570