Passive SC ΔΣ Modulator Based on Pipelined Charge-Sharing Rotation in 28-nm CMOS

被引:7
|
作者
Wang, Hongying [1 ]
Schembari, Filippo [1 ,2 ]
Staszewski, Robert Bogdan [1 ]
机构
[1] Univ Coll Dublin, Sch Elect & Elect Engn, Dublin D04 V1W8 4, Ireland
[2] Huawei Technol, I-20090 Milan, Italy
基金
爱尔兰科学基金会;
关键词
Analog-to-digital converter (ADC); delta-sigma; inter-stage loading effect; passive; pipelining; switched capacitor; LOW-POWER; VOLTAGE;
D O I
10.1109/TCSI.2019.2944467
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we introduce a new switched-capacitor (SC) passive delta-sigma ( $\Delta \Sigma $ ) modulator architecture. It is based on a charge-sharing rotation technique, which eliminates any inter-stage loading effects that plague the conventional SC passive $\Delta \Sigma $ modulators. To improve the proposed modulator's noise suppression and stability, an independent extra feedback path and a zeroing stage are added to the 2(nd)-stage integrator. Moreover, a pipelining (i.e. interleaving) technique is employed in the passive low-pass filter to relax settling requirements and improve power efficiency. Compared to the $\Delta \Sigma $ modulators with active integrators, the proposed modulator contains only switches, capacitors and one comparator, thus being greatly amenable to nanoscale CMOS process nodes. Implemented in 28-nm CMOS, the proposed ADC occupies a core area of 0.059 mm(2). It achieves measured SNDR of 81.1 dB and a measured dynamic range (DR) of 83.6 dB with a signal bandwidth of 80 kHz at 40.96 MS/s, while consuming 101.5 $\mu \text{W}$ . SNDR is maintained above 70 dB across a & x00B1;20& x0025; supply variation.
引用
收藏
页码:578 / 589
页数:12
相关论文
共 50 条
  • [41] A Compact Sub-nW/kHz Relaxation Oscillator Using a Negative-Offset Comparator With Chopping and Piecewise Charge-Acceleration in 28-nm CMOS
    Liu, Yueduo
    Zhu, Zihao
    Bao, Rongxin
    Lin, Jiahui
    Yin, Jun
    Li, Qiang
    Mak, Pui-In
    Yang, Shiheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (02) : 515 - 525
  • [42] A 5-GS/s 158.6-mW 9.4-ENOB Passive-Sampling Time-Interleaved Three-Stage Pipelined-SAR ADC With Analog-Digital Corrections in 28-nm CMOS
    Ramkaj, Athanasios T.
    Pena Ramos, Juan C.
    Pelgrom, Marcel J. M.
    Steyaert, Michiel S. J.
    Verhelst, Marian
    Tavernier, Filip
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (06) : 1553 - 1564
  • [43] An 85-MHz-BW ASAR-Assisted CT 4-0 MASH Δ Σ Modulator With Background Half-Range Dithering-Based DAC Calibration in 28-nm CMOS
    Liu, Hui
    Xing, Xinpeng
    Gielen, Georges G. E.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (07) : 2405 - 2414
  • [44] A 28-GHz Butler Matrix Based Switched Beam-Forming Network with Phase Inverting Switch for Dual-Port Excitation in 28-nm CMOS
    Lee, Youngjoo
    Suh, Bosung
    Min, Byung-Wook
    2022 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS 2022), 2022, : 1002 - 1005
  • [45] Electron-Induced Single-Event Upsets in 45-nm and 28-nm Bulk CMOS SRAM-Based FPGAs Operating at Nominal Voltage
    Gadlage, Matthew J.
    Roach, Austin H.
    Duncan, Adam R.
    Savage, Mark W.
    Kay, Matthew J.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2015, 62 (06) : 2717 - 2724
  • [46] Bulk-Input VCO-based Sigma-Delta ADCs with Enhanced Linearity in 28-nm FD-SOI CMOS
    Ahmadi-Farsani, Javad
    de la Rosa, Jose M.
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [47] Analyzing the Influence of the Angles of Incidence and Rotation on MBU Events Induced by Low LET Heavy Ions in a 28-nm SRAM-Based FPGA
    Tonfat, Jorge
    Kastensmidt, Fernanda Lima
    Artola, Laurent
    Hubert, Guillaume
    Medina, Nilberto H.
    Added, Nemitala
    Aguiar, Vitor A. P.
    Aguirre, Fernando
    Macchione, Eduardo L. A.
    Silveira, Marcilei A. G.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (08) : 2161 - 2168
  • [48] Silicon Photonic Microring-Based 4 x 112 Gb/s WDM Transmitter With Photocurrent-Based Thermal Control in 28-nm CMOS
    Sharma, Jahnavi
    Xuan, Zhe
    Li, Hao
    Kim, Taehwan
    Kumar, Ranjeet
    Sakib, Meer N.
    Hsu, Chun-Ming
    Ma, Chaoxuan
    Rong, Haisheng
    Balamurugan, Ganesh
    Jaussi, James
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (04) : 1187 - 1198
  • [49] A Low-Power Charge Sharing Hierarchical Bitline and Voltage-Latched Sense Amplifier for SRAM Macro in 28 nm CMOS Technology
    Hong, Chi-Hao
    Chiu, Yi-Wei
    Zhao, Jun-Kai
    Jou, Shyh-Jye
    Wang, Wen-Tai
    Lee, Reed
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 160 - 164
  • [50] A Single-Channel, 600Msps, 12bit, Ringamp-Based Pipelined ADC in 28nm CMOS
    Lagos, Jorge
    Hershberg, Benjamin
    Martens, Ewout
    Wambacq, Piet
    Craninckx, Jan
    2017 SYMPOSIUM ON VLSI CIRCUITS, 2017, : C96 - C97