Passive SC ΔΣ Modulator Based on Pipelined Charge-Sharing Rotation in 28-nm CMOS

被引:7
|
作者
Wang, Hongying [1 ]
Schembari, Filippo [1 ,2 ]
Staszewski, Robert Bogdan [1 ]
机构
[1] Univ Coll Dublin, Sch Elect & Elect Engn, Dublin D04 V1W8 4, Ireland
[2] Huawei Technol, I-20090 Milan, Italy
基金
爱尔兰科学基金会;
关键词
Analog-to-digital converter (ADC); delta-sigma; inter-stage loading effect; passive; pipelining; switched capacitor; LOW-POWER; VOLTAGE;
D O I
10.1109/TCSI.2019.2944467
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we introduce a new switched-capacitor (SC) passive delta-sigma ( $\Delta \Sigma $ ) modulator architecture. It is based on a charge-sharing rotation technique, which eliminates any inter-stage loading effects that plague the conventional SC passive $\Delta \Sigma $ modulators. To improve the proposed modulator's noise suppression and stability, an independent extra feedback path and a zeroing stage are added to the 2(nd)-stage integrator. Moreover, a pipelining (i.e. interleaving) technique is employed in the passive low-pass filter to relax settling requirements and improve power efficiency. Compared to the $\Delta \Sigma $ modulators with active integrators, the proposed modulator contains only switches, capacitors and one comparator, thus being greatly amenable to nanoscale CMOS process nodes. Implemented in 28-nm CMOS, the proposed ADC occupies a core area of 0.059 mm(2). It achieves measured SNDR of 81.1 dB and a measured dynamic range (DR) of 83.6 dB with a signal bandwidth of 80 kHz at 40.96 MS/s, while consuming 101.5 $\mu \text{W}$ . SNDR is maintained above 70 dB across a & x00B1;20& x0025; supply variation.
引用
收藏
页码:578 / 589
页数:12
相关论文
共 50 条
  • [31] Research on The Influence of Charge Sharing for SEE Locations Based on 65nm CMOS Technology
    Zhun, Zhang
    Wei, He
    Sheng, Luo
    Cao, Jianmin
    Wu, Qingyang
    2015 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION PROBLEM-SOLVING (ICCP), 2015, : 257 - 260
  • [32] A 0.36-V 5-MS/s Time-Mode Flash ADC With Dickson-Charge-Pump-Based Comparators in 28-nm CMOS
    Esmailiyan, Ali
    Schembari, Filippo
    Staszewski, Robert Bogdan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (06) : 1789 - 1802
  • [33] A 5-GHz Quadrature Switched-Capacitor Power Amplifier With IQ-Cell-Sharing and Serial Transformer Combiner in 28-nm CMOS
    Zheng, Diyang
    Li, Yicheng
    Chen, Hang
    Yin, Yun
    Xu, Hongtao
    IEEE MICROWAVE AND WIRELESS TECHNOLOGY LETTERS, 2024, 34 (07): : 919 - 922
  • [34] Fully Integrated Ultra-Wideband Differential Circulator Based on Sequentially Switched Delay Line in 28-nm FDSOI CMOS
    Hwang, Jun
    Min, Byung-Wook
    2022 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2022, : 267 - 270
  • [35] A High Conversion Gain Frequency Doubler Using Transformer-Based Second Harmonic Feedback Technique in 28-nm CMOS
    Fu, Haipeng
    Wang, Hao
    Ma, Kaixue
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2022, 32 (09) : 1071 - 1074
  • [36] On the Design of Wideband Transformer-Based Fourth Order Matching Networks for E-Band Receivers in 28-nm CMOS
    Vigilante, Marco
    Reynaert, Patrick
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (08) : 2071 - 2082
  • [37] A 12.1 fJ/Conv.-Step 12b 140 MS/s 28-nm CMOS Pipelined SAR ADC Based on Energy-Efficient Switching and Shared Ring Amplifier
    Park, Jun-Sang
    An, Tai-Ji
    Ahn, Gil-Cho
    Lee, Seung-Hoon
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (07) : 1119 - 1123
  • [38] A 1-GS/s 12-bit Single-Channel Pipelined ADC in 28-nm CMOS With Input-Split Fully Differential Ring Amplifier
    Zhang, Heng
    He, Ben
    Guo, Xuan
    Wu, Danyu
    Liu, Xinyu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (12) : 1931 - 1938
  • [39] Ultralow Power E-Band Low-Noise Amplifier With Three-Stacked Current-Sharing Amplification Stages in 28-nm CMOS
    Qiu, Liang
    Liu, Jiabing
    Dong, Qianyi
    Lv, Zhihao
    Zhao, Kailong
    Wang, Shengjie
    Kuan, Yen-Cheng
    Gu, Qun Jane
    Yu, Xiaopeng
    Song, Chunyi
    Xu, Zhiwei
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2022, 32 (06) : 732 - 735
  • [40] A 0.1-0.95 GHz Full-Duplex Receiver With < 1 dB NF Degradation Using a Passive Continuous-Mode Charge-Sharing Vector Modulator
    Sharma, Prateek Kumar
    Nallam, Nagarjuna
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2019, 67 (07) : 3042 - 3052