Passive SC ΔΣ Modulator Based on Pipelined Charge-Sharing Rotation in 28-nm CMOS

被引:7
|
作者
Wang, Hongying [1 ]
Schembari, Filippo [1 ,2 ]
Staszewski, Robert Bogdan [1 ]
机构
[1] Univ Coll Dublin, Sch Elect & Elect Engn, Dublin D04 V1W8 4, Ireland
[2] Huawei Technol, I-20090 Milan, Italy
基金
爱尔兰科学基金会;
关键词
Analog-to-digital converter (ADC); delta-sigma; inter-stage loading effect; passive; pipelining; switched capacitor; LOW-POWER; VOLTAGE;
D O I
10.1109/TCSI.2019.2944467
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we introduce a new switched-capacitor (SC) passive delta-sigma ( $\Delta \Sigma $ ) modulator architecture. It is based on a charge-sharing rotation technique, which eliminates any inter-stage loading effects that plague the conventional SC passive $\Delta \Sigma $ modulators. To improve the proposed modulator's noise suppression and stability, an independent extra feedback path and a zeroing stage are added to the 2(nd)-stage integrator. Moreover, a pipelining (i.e. interleaving) technique is employed in the passive low-pass filter to relax settling requirements and improve power efficiency. Compared to the $\Delta \Sigma $ modulators with active integrators, the proposed modulator contains only switches, capacitors and one comparator, thus being greatly amenable to nanoscale CMOS process nodes. Implemented in 28-nm CMOS, the proposed ADC occupies a core area of 0.059 mm(2). It achieves measured SNDR of 81.1 dB and a measured dynamic range (DR) of 83.6 dB with a signal bandwidth of 80 kHz at 40.96 MS/s, while consuming 101.5 $\mu \text{W}$ . SNDR is maintained above 70 dB across a & x00B1;20& x0025; supply variation.
引用
收藏
页码:578 / 589
页数:12
相关论文
共 50 条
  • [21] A 7-GS/s 5-Bit Continuous-Time Pipelined Binary-Search Flash ADC in 28-nm CMOS
    Mohammadi, Danial
    Ismai, M. Wagih
    Saha, Rudraneil
    Shibata, Hajime
    Li, Zhao
    Carusone, A. Chan
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 366 - 369
  • [22] A 91.0-dB SFDR Single-Coarse Dual-Fine Pipelined-SAR ADC With Split-Based Background Calibration in 28-nm CMOS
    Cao, Yuefeng
    Zhang, Shumin
    Zhang, Tianli
    Chen, Yongzhen
    Zhao, Yutong
    Chen, Chixiao
    Ye, Fan
    Ren, Junyan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (02) : 641 - 654
  • [23] Fully differential charge-pump comparator-based pipelined ADC in 90 nm CMOS
    Hosseinnejad, Mahdi
    Shamsi, Hossein
    MICROELECTRONICS JOURNAL, 2016, 53 : 8 - 15
  • [24] A 0.6 V, 1.5 GHz 84 Mb SRAM in 14 nm FinFET CMOS Technology With Capacitive Charge-Sharing Write Assist Circuitry
    Karl, Eric
    Guo, Zheng
    Conary, James
    Miller, Jeffrey
    Ng, Yong-Gee
    Nalam, Satyanand
    Kim, Daeyeon
    Keane, John
    Wang, Xiaofei
    Bhattacharya, Uddalak
    Zhang, Kevin
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (01) : 222 - 229
  • [25] 40-nm CMOS Wideband High-IF Receiver Using a Modified Charge-Sharing Bandpass Filter to Boost Q-Factor
    Baumgratz, Filipe Dias
    Ferreira, Sandro Binsfeld
    Steyaert, Michiel S. J.
    Bampi, Sergio
    Tavernier, Filip
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (08) : 2581 - 2591
  • [26] A Design of Data Path Based on CMOS Logic for a 72-Gb/s PAM-4 Transmitter in 28-nm CMOS
    Choi, Moon-Chul
    Ju, Haram
    Ko, Han-Gon
    Jeong, Deog-Kyoon
    2019 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2019, : 299 - 302
  • [27] A 28-nm CMOS 12-Bit 250-MS/s Voltage-Current-Time Domain 3-Stage Pipelined ADC
    Moon, Kyoung-Jun
    Oh, Dong-Ryeol
    Choi, Michael
    Ryu, Seung-Tak
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (12) : 2843 - 2847
  • [28] 9.1 μW keyword spotting processor based on optimized MFCC and small-footprint TENet in 28-nm CMOS
    Yu, Haohai
    He, Keyan
    Liu, Yang
    Chen, Dihu
    ELECTRONICS LETTERS, 2024, 60 (09)
  • [29] An Adaptive-Resolution Quasi-Level-Crossing-Sampling ADC Based on Residue Quantization in 28-nm CMOS
    Wang, Hongying
    Schembari, Filippo
    Miskowicz, Marek
    Staszewski, Robert Bogdan
    IEEE SOLID-STATE CIRCUITS LETTERS, 2018, 1 (08): : 178 - 181
  • [30] A Highly Stable Physically Unclonable Function Using Algorithm-Based Mismatch Hardening Technique in 28-nm CMOS
    Yang, Shao-Hong
    Liu, Tsung-Te
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (01) : 280 - 289