A hetero-dielectric stack gate SOI-TFET with back gate and its application as a digital inverter

被引:42
|
作者
Mitra, Suman Kr. [1 ]
Goswami, Rupam [1 ]
Bhowmick, Brinda [1 ]
机构
[1] Natl Inst Technol Silchar, Dept Elect & Commun Engn, Silchar 788010, Assam, India
关键词
SOI TFET; Hetero-dielectric; Stack gate; C-TFET inverter; FIELD-EFFECT TRANSISTOR; TUNNEL FET; SILICON; MODEL; BODY;
D O I
10.1016/j.spmi.2016.01.040
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A Silicon based two dimensional (2D) hetero-dielectric stack gate SOI Tunneling Field Effect Transistor (SOI-TFET) with back-gate is proposed. Simulation results show that the proposed structure can be scaled down without affecting Subthreshold Swing unlike conventional TFETs with SiO2 as gate dielectric. On state of the device is independent of back-gate voltage unlike MOSFETs. The effects of gate lengths, lengths of high-k dielectric in lower stack (L) and back-gate voltages on the threshold voltage, I-on/I-off and Subthreshold Swing (SS) of the SOI-TFET are analyzed. Capacitance components C-GG, C-GD, C-GS are also observed and device shows good performance as an inverter. The fall time, overshoot and undershoot are not above 27 fs, 1.712% and 0.77% respectively considering mixed mode device and circuit simulation of capacitive loaded inverter. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:37 / 51
页数:15
相关论文
共 50 条
  • [31] Improvement of electrical performance in junctionless nanowire TFET using hetero-gate-dielectric
    Rahimian, Morteza
    Fathipour, Morteza
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2017, 63 : 142 - 152
  • [32] Improved Switching Performance of a Novel Auxiliary Gate Raised Dual Material Hetero-Dielectric Double Gate Tunnel Field Effect Transistor
    Dixit, Brahmdutta
    Maity, Reshmi
    Maity, N. P.
    SILICON, 2022, 14 (12) : 6761 - 6767
  • [33] Improved Switching Performance of a Novel Auxiliary Gate Raised Dual Material Hetero-Dielectric Double Gate Tunnel Field Effect Transistor
    Brahmdutta Dixit
    Reshmi Maity
    N. P. Maity
    Silicon, 2022, 14 : 6761 - 6767
  • [34] Performance evaluation of hetero-stacked TFET for variation in lateral straggle and its application as digital inverter
    K. Vanlalawmpuia
    Rajesh Saha
    Brinda Bhowmick
    Applied Physics A, 2018, 124
  • [35] Controlling Ambipolar Behavior and Improving Radio Frequency Performance of Hetero Junction Double Gate TFET by Dual Work-Function, Hetero Gate Dielectric, Gate Underlap: Assessment and Optimization
    Tirkey, Sukeshni
    Yadav, Dharmendra Singh
    Sharma, Dheeraj
    2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,
  • [36] Performance evaluation of hetero-stacked TFET for variation in lateral straggle and its application as digital inverter
    Vanlalawmpuia, K.
    Saha, Rajesh
    Bhowmick, Brinda
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2018, 124 (10):
  • [37] A Comparative Study of Short Gate and Full Gate Dielectric Modulated Schottky Barrier TFET for Biosensing Application
    Poojari, Nischit Nagesh
    Singh, Rishabh Raj
    Ahmed, Nafis
    Kale, Sumit
    SILICON, 2022, 14 (18) : 12223 - 12233
  • [38] Analytical Modeling for a New Structure of Dielectric Pocket-Based Dual Material Double Gate TFET with Gate Oxide Stack
    Melisa Ebrahimnia
    Seyed Ali Sedigh Ziabari
    Azadeh Kiani-sarkaleh
    Silicon, 2023, 15 : 3215 - 3224
  • [39] A Comparative Study of Short Gate and Full Gate Dielectric Modulated Schottky Barrier TFET for Biosensing Application
    Nischit Nagesh Poojari
    Rishabh Raj Singh
    Nafis Ahmed
    Sumit Kale
    Silicon, 2022, 14 : 12223 - 12233
  • [40] Analytical Modeling for a New Structure of Dielectric Pocket-Based Dual Material Double Gate TFET with Gate Oxide Stack
    Ebrahimnia, Melisa
    Ziabari, Seyed Ali Sedigh
    Kiani-sarkaleh, Azadeh
    SILICON, 2023, 15 (07) : 3215 - 3224