A hetero-dielectric stack gate SOI-TFET with back gate and its application as a digital inverter

被引:42
|
作者
Mitra, Suman Kr. [1 ]
Goswami, Rupam [1 ]
Bhowmick, Brinda [1 ]
机构
[1] Natl Inst Technol Silchar, Dept Elect & Commun Engn, Silchar 788010, Assam, India
关键词
SOI TFET; Hetero-dielectric; Stack gate; C-TFET inverter; FIELD-EFFECT TRANSISTOR; TUNNEL FET; SILICON; MODEL; BODY;
D O I
10.1016/j.spmi.2016.01.040
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A Silicon based two dimensional (2D) hetero-dielectric stack gate SOI Tunneling Field Effect Transistor (SOI-TFET) with back-gate is proposed. Simulation results show that the proposed structure can be scaled down without affecting Subthreshold Swing unlike conventional TFETs with SiO2 as gate dielectric. On state of the device is independent of back-gate voltage unlike MOSFETs. The effects of gate lengths, lengths of high-k dielectric in lower stack (L) and back-gate voltages on the threshold voltage, I-on/I-off and Subthreshold Swing (SS) of the SOI-TFET are analyzed. Capacitance components C-GG, C-GD, C-GS are also observed and device shows good performance as an inverter. The fall time, overshoot and undershoot are not above 27 fs, 1.712% and 0.77% respectively considering mixed mode device and circuit simulation of capacitive loaded inverter. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:37 / 51
页数:15
相关论文
共 50 条
  • [1] Analytical Modeling of a Triple Material Double Gate TFET with Hetero-Dielectric Gate Stack
    Gupta, Santosh Kumar
    Kumar, Satyaveer
    SILICON, 2019, 11 (03) : 1355 - 1369
  • [2] Analytical Modeling of a Triple Material Double Gate TFET with Hetero-Dielectric Gate Stack
    Santosh Kumar Gupta
    Satyaveer Kumar
    Silicon, 2019, 11 : 1355 - 1369
  • [3] Modelling and Simulation of Hetero-Dielectric Surrounding Gate TFET
    Anand, I. Vivek
    Samuel, T. S. Arun
    Vimala, P.
    Shenbagavalli, A.
    JOURNAL OF NANO RESEARCH, 2020, 62 : 47 - 58
  • [4] Modelling and simulation of hetero-dielectric surrounding gate TFET
    Anand I.V.
    Samuel T.S.A.
    Vimala P.
    Shenbagavalli A.
    Journal of Nano Research, 2020, 62 : 47 - 58
  • [5] Length scaling of Hetero-gate dielectric SOI PNPN TFET
    Bhowmick, Brinda
    Baishya, Srimanta
    Kar, Rajsekhar
    2011 ANNUAL IEEE INDIA CONFERENCE (INDICON-2011): ENGINEERING SUSTAINABLE SOLUTIONS, 2011,
  • [6] Modeling of Dual Gate Material Hetero-dielectric Strained PNPN TFET for Improved ON Current
    Tripty Kumari
    Priyanka Saha
    Dinesh Kumar Dash
    Subir Kumar Sarkar
    Journal of Materials Engineering and Performance, 2018, 27 : 2747 - 2753
  • [7] Modeling of Dual Gate Material Hetero-dielectric Strained PNPN TFET for Improved ON Current
    Kumari, Tripty
    Saha, Priyanka
    Dash, Dinesh Kumar
    Sarkar, Subir Kumar
    JOURNAL OF MATERIALS ENGINEERING AND PERFORMANCE, 2018, 27 (06) : 2747 - 2753
  • [8] Analysis of nanoscale digital circuits using novel drain-gate underlap DMG hetero-dielectric TFET
    Gracia, D.
    Nirmal, D.
    Moni, D. Jackuline
    MICROELECTRONICS JOURNAL, 2022, 119
  • [9] Optimisation of Ion/Ioff and transconductance of germanium based dual metal gate hetero-dielectric TFET
    Gracia, D.
    Moni, D. Jackuline
    Nirmal, D.
    MICRO AND NANOSTRUCTURES, 2025, 202
  • [10] Effect of scaling on noise in Circular Gate TFET and its application as a digital inverter
    Goswami, Rupam
    Bhowmick, Brinda
    Baishya, Srimanta
    MICROELECTRONICS JOURNAL, 2016, 53 : 16 - 24