A Low-Power Two-Stage Harmonic Rejection Quadrature Mixer Employing Bias-Current Reuse

被引:0
|
作者
Ho, Wei-Gi [1 ]
Forbes, Travis [1 ]
Gharpurey, Ranjit [1 ]
机构
[1] Univ Texas Austin, Austin, TX 78712 USA
关键词
low power; harmonic rejection mixer; flicker noise;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A bias-sharing two-stage harmonic rejection mixer that provides quadrature baseband outputs is demonstrated. The devices that bias the RF transconductors in a one-stage harmonic-rejection downconverter are configured to provide a second-stage of harmonic rejection for reducing the impact of gain coefficient errors, without requiring additional bias current. Clock retiming is used to desensitize the design to clock phase errors. The design is implemented in a 130nm CMOS process, and demonstrates a gain of 35.8 dB, an in-band output 1dB compression of -6 dBVp, a DSB NF of 11.5 dB, and an analog power dissipation of 14 mW from a 1.2 V supply. Harmonic rejection in excess of 60 dB is measured without calibration. Operation using a clock frequency in the range from 800 MHz to 2 GHz is verified. Mechanisms relating to bias-sharing that can potentially degrade performance including flicker noise and even-order harmonic response are identified. Circuit techniques for mitigating these issues that exploit orthogonal phasing of RF and baseband signals are described.
引用
收藏
页数:4
相关论文
共 49 条
  • [1] A CMOS even harmonic mixer with current reuse for low power applications
    Huang, MF
    Lee, SY
    Kuo, CJ
    ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 290 - 295
  • [2] A low-power signal-recycling mixer and baseband amplifier with current reuse
    Gharpurey, Ranjit
    Han, Junghwan
    Venkataraman, Srinivasan
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4975 - +
  • [3] A Low-Power 0.6-V Quadrature VCO With a Coupling Current Reuse Technique
    Ding, Xin
    Wu, Jianhui
    Chen, Chao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (02) : 202 - 206
  • [4] A 0.1-1.5G SDR Transmitter with Two-Stage Harmonic Rejection Power Mixer in 65-nm CMOS
    Lyu, Bing
    Yin, Yun
    Yu, Xiaobao
    Chi, Baoyong
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [5] A High-conversion Gain, Low-power Mixer Adapting Current Reuse Technique for ZigBee Application
    Tan, G. H.
    Roslina, M. S.
    Ramiah, H.
    Chong, W. K.
    IETE JOURNAL OF RESEARCH, 2013, 59 (02) : 128 - 131
  • [6] A Low-power Two-Stage Active Rectifier for Energy Harvesting Applications
    Ferreira, Ana C. R.
    Carvalho, Rui
    Yang, Zhaochu
    Correia, J. H.
    Dong, Tao
    2020 IEEE INTERNATIONAL SYMPOSIUM ON MEDICAL MEASUREMENTS AND APPLICATIONS (MEMEA), 2020,
  • [7] Embedded Current Amplifier Compensation for Large-Capacitive-Load Low-power Two-stage Amplifier
    Liao, Pengfei
    Luo, Ping
    Zhang, Bo
    Li, Zhaoji
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1357 - 1359
  • [8] 2.4 GHz Low-power Receiver Front-end Employing I/Q Mixer with Current-reused Quadrature Transconductor for Bluetooth Low Energy Applications
    Jo, Sengjun
    Kim, Hyeonjun
    Kwon, Kuduck
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2021, 21 (05) : 364 - 372
  • [9] A Low-Power Quadrature LC-Oscillator using Core-and-Coupling Current-Reuse
    Kumar, Dinesh B.
    Shrimali, Hitesh
    Nallam, Nagarjuna
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [10] A two-stage power converter architecture with maximum power extraction for low-power energy sources
    Umaz, Ridvan
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2019, 27 (06) : 4744 - 4755