A Low-Power Two-Stage Harmonic Rejection Quadrature Mixer Employing Bias-Current Reuse

被引:0
|
作者
Ho, Wei-Gi [1 ]
Forbes, Travis [1 ]
Gharpurey, Ranjit [1 ]
机构
[1] Univ Texas Austin, Austin, TX 78712 USA
关键词
low power; harmonic rejection mixer; flicker noise;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A bias-sharing two-stage harmonic rejection mixer that provides quadrature baseband outputs is demonstrated. The devices that bias the RF transconductors in a one-stage harmonic-rejection downconverter are configured to provide a second-stage of harmonic rejection for reducing the impact of gain coefficient errors, without requiring additional bias current. Clock retiming is used to desensitize the design to clock phase errors. The design is implemented in a 130nm CMOS process, and demonstrates a gain of 35.8 dB, an in-band output 1dB compression of -6 dBVp, a DSB NF of 11.5 dB, and an analog power dissipation of 14 mW from a 1.2 V supply. Harmonic rejection in excess of 60 dB is measured without calibration. Operation using a clock frequency in the range from 800 MHz to 2 GHz is verified. Mechanisms relating to bias-sharing that can potentially degrade performance including flicker noise and even-order harmonic response are identified. Circuit techniques for mitigating these issues that exploit orthogonal phasing of RF and baseband signals are described.
引用
收藏
页数:4
相关论文
共 49 条
  • [31] A Low-Power RF-to-BB-Current-Reuse Receiver Employing Simultaneous Noise and Input Matching and 1/f Noise Reduction for IoT Applications
    Kim, Sinyoung
    Kwon, Kuduck
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2019, 29 (09) : 614 - 616
  • [32] A Low Power, Low Chip Area, Two-stage Current-mode DAC Implemented in CMOS 130 nm Technology
    Dalecki, Jakub
    Dlugosz, Rafal
    Talaska, Tomasz
    Fischer, Gunter
    PROCEEDINGS OF THE 2019 26TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS (MIXDES 2019), 2019, : 151 - 156
  • [33] A Two-Stage Pulsed Power Supply for Low-DC-Voltage and Low-Frequency Pulsed-Current Loads
    Gao, Xun
    Wu, Hongfei
    Gao, Shang
    Zhang, Zuoqian
    Xing, Yan
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2021, 36 (02) : 2298 - 2309
  • [34] A high-performance low-power two-stage OPAMP realized in 90nm CMOS process for biomedical application
    Banik, Suva
    Mahmud, Tanjir
    Rasel, M. M. H.
    Hasanuzzaman, Md
    2020 IEEE REGION 10 SYMPOSIUM (TENSYMP) - TECHNOLOGY FOR IMPACTFUL SUSTAINABLE DEVELOPMENT, 2020, : 827 - 830
  • [35] Low-power 100-ps microchip laser amplified by a two-stage Nd:YVO4 amplifier module
    Agnesi, Antonio
    Carra, Luca
    Pirzio, Federico
    Reali, Giancarlo
    APPLIED PHYSICS B-LASERS AND OPTICS, 2012, 109 (04): : 659 - 662
  • [36] Low-power 100-ps microchip laser amplified by a two-stage Nd:YVO4 amplifier module
    Antonio Agnesi
    Luca Carrà
    Federico Pirzio
    Giancarlo Reali
    Applied Physics B, 2012, 109 : 659 - 662
  • [37] Onset of the magnetized arc and its effect on the momentum of a low-power two-stage pulsed magneto-plasma-dynamic thruster
    Zolotukhin, D. B.
    Daniels, K. P.
    Brieda, L.
    Keidar, M.
    PHYSICAL REVIEW E, 2020, 102 (02)
  • [38] A low-power high-speed two-stage dynamic comparator with a new offset cancellation technique in 90 nm CMOS technology
    Ghasemi, Razieh
    Karami, Mohammad Azim
    2020 28TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2020, : 1991 - 1996
  • [39] Design and Analysis of a Low-Power Two-Stage Dynamic Comparator with 40ps Delay in 65nm CMOS Technology
    Ghasemi, Razieh
    Ghasemian, Hossein
    Abiri, Ebrahim
    Salehi, Mohammad Reza
    2021 29TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2021, : 159 - 164
  • [40] A Novel Self-starting Ultra Low-power and Low-voltage Two-stage DC-DC Boost Converter for Microbial Energy Harvesting
    Ayaz, M.
    Farjah, E.
    Ghanbari, T.
    2015 6TH POWER ELECTRONICS, DRIVES SYSTEMS & TECHNOLOGIES CONFERENCE (PEDSTC), 2015, : 498 - 502