共 49 条
- [32] A Low Power, Low Chip Area, Two-stage Current-mode DAC Implemented in CMOS 130 nm Technology PROCEEDINGS OF THE 2019 26TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS (MIXDES 2019), 2019, : 151 - 156
- [34] A high-performance low-power two-stage OPAMP realized in 90nm CMOS process for biomedical application 2020 IEEE REGION 10 SYMPOSIUM (TENSYMP) - TECHNOLOGY FOR IMPACTFUL SUSTAINABLE DEVELOPMENT, 2020, : 827 - 830
- [35] Low-power 100-ps microchip laser amplified by a two-stage Nd:YVO4 amplifier module APPLIED PHYSICS B-LASERS AND OPTICS, 2012, 109 (04): : 659 - 662
- [36] Low-power 100-ps microchip laser amplified by a two-stage Nd:YVO4 amplifier module Applied Physics B, 2012, 109 : 659 - 662
- [38] A low-power high-speed two-stage dynamic comparator with a new offset cancellation technique in 90 nm CMOS technology 2020 28TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2020, : 1991 - 1996
- [39] Design and Analysis of a Low-Power Two-Stage Dynamic Comparator with 40ps Delay in 65nm CMOS Technology 2021 29TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2021, : 159 - 164
- [40] A Novel Self-starting Ultra Low-power and Low-voltage Two-stage DC-DC Boost Converter for Microbial Energy Harvesting 2015 6TH POWER ELECTRONICS, DRIVES SYSTEMS & TECHNOLOGIES CONFERENCE (PEDSTC), 2015, : 498 - 502