A Low-Power Two-Stage Harmonic Rejection Quadrature Mixer Employing Bias-Current Reuse

被引:0
|
作者
Ho, Wei-Gi [1 ]
Forbes, Travis [1 ]
Gharpurey, Ranjit [1 ]
机构
[1] Univ Texas Austin, Austin, TX 78712 USA
关键词
low power; harmonic rejection mixer; flicker noise;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A bias-sharing two-stage harmonic rejection mixer that provides quadrature baseband outputs is demonstrated. The devices that bias the RF transconductors in a one-stage harmonic-rejection downconverter are configured to provide a second-stage of harmonic rejection for reducing the impact of gain coefficient errors, without requiring additional bias current. Clock retiming is used to desensitize the design to clock phase errors. The design is implemented in a 130nm CMOS process, and demonstrates a gain of 35.8 dB, an in-band output 1dB compression of -6 dBVp, a DSB NF of 11.5 dB, and an analog power dissipation of 14 mW from a 1.2 V supply. Harmonic rejection in excess of 60 dB is measured without calibration. Operation using a clock frequency in the range from 800 MHz to 2 GHz is verified. Mechanisms relating to bias-sharing that can potentially degrade performance including flicker noise and even-order harmonic response are identified. Circuit techniques for mitigating these issues that exploit orthogonal phasing of RF and baseband signals are described.
引用
收藏
页数:4
相关论文
共 49 条
  • [41] Low-power ultra-wideband LNA employing CS–CD current-reuse and gain-controller resistor technique in 0.180-μm CMOS technology
    Farzad Daryabari
    Abdulhamid Zahedi
    Abbas Rezaei
    Mohsen Hayati
    Analog Integrated Circuits and Signal Processing, 2019, 101 : 187 - 199
  • [42] A Two-Stage Pulsed Power Supply with Ultra-Fast Dynamic Response and Low Input Current Ripple for Low-Frequency Pulsed Loads
    Xu, Ye
    Ruan, Xinbo
    Huang, Xinze
    Yu, Jinyang
    Zhang, Hao
    2021 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2021, : 3068 - 3072
  • [43] Low-power ultra-wideband LNA employing CS-CD current-reuse and gain-controller resistor technique in 0.180-μm CMOS technology
    Daryabari, Farzad
    Zahedi, Abdulhamid
    Rezaei, Abbas
    Hayati, Mohsen
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 101 (02) : 187 - 199
  • [44] A small-area and low-power data driver IC using two-stage DAC with a capacitor array for active matrix flat-panel displays
    Seol, Hyeon-Cheon
    Hong, Seong-Kwan
    Kwon, Oh-Kyong
    JOURNAL OF THE SOCIETY FOR INFORMATION DISPLAY, 2017, 25 (01) : 4 - 11
  • [45] A 12-bit 2.5-bit/phase two-stage cyclic ADC with phase scaling and low-power Sub-ADC for CMOS image sensor
    Zhao, Shuanghan
    Gao, Jing
    Chen, Quanmin
    Nie, Kaiming
    Xu, Jiangtao
    MICROELECTRONICS JOURNAL, 2024, 150
  • [46] 95-ps all-solid-state laser with a low-power microchip laser seed and a two-stage single-pass bounce geometry amplifier
    Wang, Chunhua
    Shen, Lifeng
    Zhao, Zhiliang
    Liu, Bin
    Jiang, Hongbo
    Chen, Jun
    Liu, Dong
    Liu, Chong
    JOURNAL OF THE OPTICAL SOCIETY OF AMERICA B-OPTICAL PHYSICS, 2016, 33 (05) : 884 - 890
  • [47] A 3.3V-70MHz low power 8 bit CMOS digital to analog converter with two-stage current cell matrix structure
    Kim, JH
    Yoon, KS
    PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 197 - 200
  • [48] A novel two-stage solution for low-power 48-V voltage regulator module (VRM) using high step-down hybrid LLC with integrated planar transformer
    Lu, Song
    Ma, Hongbo
    Yi, Junhong
    Li, Xiaobin
    Pan, Yu
    Xu, Jianping
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2024, 52 (04) : 1714 - 1732
  • [49] A 10-Bit Low-Power High-Color-Depth Column Driver With Two-Stage Multi-Channel RDACs for Small-Format TFT-LCD Driver ICs
    Yin, Ping-Yeh
    Lu, Chih-Wen
    Chen, Yuan-Ho
    Liang, Hsin-Chin
    Tseng, Sheng-Pin
    JOURNAL OF DISPLAY TECHNOLOGY, 2015, 11 (12): : 1061 - 1068