Co-processor architecture for MPEG-4 video object rendering

被引:0
|
作者
Heer, C [1 ]
Miro, C [1 ]
Lafage, A [1 ]
Berekovic, M [1 ]
Ghigo, G [1 ]
Selinger, T [1 ]
Wels, KI [1 ]
机构
[1] CPD AMA, Infineon Technol, D-81730 Munich, Germany
关键词
co-processor; MPEG-4; video objects; rendering; processor architecture; perspective transformation;
D O I
10.1117/12.386563
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
The most crucial backend algorithm of the new MPEG-4 standard is the computational expensive rendering of arbitrary shaped video objects to the final video scene. This co-processor architecture presents a solution for the scene rendering of the CCIR 601 video format with an arbitrary number of video objects. For the very high data bandwidth rate a hierarchical memory concept has been implemented. The total size of all rendered objects for one scene may reach two times the size of the CCIR 601 format. Running at 100 MHz clock frequency, the co-processor achieves a peak performance of about two billion multiply-accumulate operations. The co-processor has been designed for a 0,35 mu m CMOS technology. About 60% of the overall area of 52 mm(2) is used for on-chip static memory. The power consumption of the co-processor has been estimated with 1 W.
引用
收藏
页码:1451 / 1458
页数:8
相关论文
共 50 条
  • [31] A novel reconfigurable co-processor architecture
    Aggarwal, G
    Thaper, N
    Aggarwal, K
    Balakrishnan, M
    Kumar, S
    TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 370 - 375
  • [32] An integrated co-processor architecture for a smartcard
    Inst. Appl. Info. Proc. and Commun., Graz University of Technology, Klosterwiesgasse 32/1, A-8010 Graz, Austria
    J Network Comput Appl, 4 (323-337):
  • [33] An integrated co-processor architecture for a smartcard
    Bock, H
    Mayerwieser, W
    Posch, KC
    Posch, R
    Schindler, V
    JOURNAL OF NETWORK AND COMPUTER APPLICATIONS, 1997, 20 (04) : 323 - 337
  • [34] An efficient embedded bitstream parsing processor for MPEG-4 video decoding system
    Chang, YC
    Huang, CC
    Chao, WM
    Chen, LG
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2005, 41 (02): : 183 - 191
  • [35] Efficient implementation of MPEG-4 object-based video encoder
    Sun, L
    Zhang, WJ
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS, PROCEEDINGS, 2004, : 46 - 48
  • [36] Improved single-video-object rate control for MPEG-4
    Ngan, KN
    Meier, T
    Chen, ZZ
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2003, 13 (05) : 385 - 393
  • [37] Object-based texture coding of moving video in MPEG-4
    Kaup, A
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1999, 9 (01) : 5 - 15
  • [38] MPEG-4 synthetic video object prediction using embedded memory
    Sayed, M
    Badawy, W
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2002, : 591 - 594
  • [39] An efficient embedded bitstream parsing processor for MPEG-4 video decoding system
    Chang, YC
    Huang, CC
    Chao, WM
    Chen, LG
    2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2003, : 168 - 171
  • [40] An Efficient Embedded Bitstream Parsing Processor for MPEG-4 Video Decoding System
    Yung-Chi Chang
    Chao-Chih Huang
    Wei-Min Chao
    Liang-Gee Chen
    Journal of VLSI signal processing systems for signal, image and video technology, 2005, 41 : 183 - 191