Co-processor architecture for MPEG-4 video object rendering

被引:0
|
作者
Heer, C [1 ]
Miro, C [1 ]
Lafage, A [1 ]
Berekovic, M [1 ]
Ghigo, G [1 ]
Selinger, T [1 ]
Wels, KI [1 ]
机构
[1] CPD AMA, Infineon Technol, D-81730 Munich, Germany
关键词
co-processor; MPEG-4; video objects; rendering; processor architecture; perspective transformation;
D O I
10.1117/12.386563
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
The most crucial backend algorithm of the new MPEG-4 standard is the computational expensive rendering of arbitrary shaped video objects to the final video scene. This co-processor architecture presents a solution for the scene rendering of the CCIR 601 video format with an arbitrary number of video objects. For the very high data bandwidth rate a hierarchical memory concept has been implemented. The total size of all rendered objects for one scene may reach two times the size of the CCIR 601 format. Running at 100 MHz clock frequency, the co-processor achieves a peak performance of about two billion multiply-accumulate operations. The co-processor has been designed for a 0,35 mu m CMOS technology. About 60% of the overall area of 52 mm(2) is used for on-chip static memory. The power consumption of the co-processor has been estimated with 1 W.
引用
收藏
页码:1451 / 1458
页数:8
相关论文
共 50 条
  • [41] Object detection algorithm based on moving background in MPEG-4 video
    Research Institute of Peripherals, Xidian University, Xi'an 710071, China
    Guangxue Xuebao, 2009, 5 (1227-1231):
  • [42] Multicore system-on-chip architecture for MPEG-4 streaming video
    Berekovic, M
    Stolberg, HJ
    Pirsch, P
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2002, 12 (08) : 688 - 699
  • [43] Performance analysis and architecture evaluation of MPEG-4 video codec system
    Chang, HC
    Chen, LG
    Hsu, MY
    Chang, YC
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 449 - 452
  • [44] A Unified Co-Processor Architecture for Matrix Decomposition
    窦勇
    周杰
    邬贵明
    姜晶菲
    雷元武
    倪时策
    JournalofComputerScience&Technology, 2010, 25 (04) : 874 - 885
  • [45] A Unified Co-Processor Architecture for Matrix Decomposition
    Yong Dou
    Jie Zhou
    Gui-Ming Wu
    Jing-Fei Jiang
    Yuan-Wu Lei
    Shi-Ce Ni
    Journal of Computer Science and Technology, 2010, 25 : 874 - 885
  • [46] Configurable CNN SoC Co-Processor Architecture
    Wijaya, Joshua Adiel
    Adiono, Trio
    2019 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2019, : 281 - 282
  • [47] Architecture of a programmable FIR filter co-processor
    Gay-Bellile, O
    Dujardin, E
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : D433 - D436
  • [48] Architecture for an advanced Java']Java co-processor
    Säntti, T
    Plosila, J
    ISSCS 2005: International Symposium on Signals, Circuits and Systems, Vols 1 and 2, Proceedings, 2005, : 501 - 504
  • [49] A Unified Co-Processor Architecture for Matrix Decomposition
    Dou, Yong
    Zhou, Jie
    Wu, Gui-Ming
    Jiang, Jing-Fei
    Lei, Yuan-Wu
    Ni, Shi-Ce
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2010, 25 (04) : 874 - 885
  • [50] MPEG-4 STUDIO: An Object-Based Authoring System for MPEG-4 Contents
    Kyung-Ae Cha
    Sangwook Kim
    Multimedia Tools and Applications, 2005, 25 : 111 - 131