Electrostatic discharge (ESD) protection for CMOS output buffers in scaled-down VLSI technology

被引:0
|
作者
Ker, MD [1 ]
机构
[1] Ind Technol Res Inst, Comp & Commun Res Labs, CCL, VLSI Design Div, Hsinchu, Taiwan
来源
MICROELECTRONICS AND RELIABILITY | 1998年 / 38卷 / 04期
关键词
D O I
10.1016/S0026-2714(97)00197-2
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To provide area-efficient output ESD protection for the scaled-down CMOS VLSI, a new output ESD protection is proposed. In the new output ESD protection circuit,there are two novel devices, the PTLSCR (PMOS-trigger lateral SCR) and the NTLSCR (NMOS-trigger lateral SCR). The PTLSCR is in parallel and merged with the output PMOS, and the NTLSCR is in parallel and merged with the output NMOS, to provide area-efficient ESD protection for CMOS output buffers. The trigger voltages of PTLSCR and NTLSCR are lowered below the breakdown voltages of the output PMOS and NMOS in the CMOS output buffer. The PTLSCR and NTLSCR are guaranteed to be turned on first before the output PMOS or NMOS are broken down by the ESD voltage. Experimental results have shown that the PTLSCR and NTLSCR can sustain over 4000 V (700 V) of the human-body-model (machine-model) ESD stresses within a very small layout area in a 0.6 mu m CMOS technology with LDD and polycide processes. The noise margin of the proposed output ESD protection design is greater than 8 V (lower than -3.3 V) to avoid the undesired triggering on the NTLSCR (PTLSCR) due to the overshooting (undershooting) voltage pulse on the output pad when the IC is under normal operating conditions with 5 V VDD and 0 V VSS power supplies. (C) 1998 Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:619 / 639
页数:21
相关论文
共 50 条
  • [21] Broadband ESD protection circuits in CMOS technology
    Galal, S
    Razavi, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) : 2334 - 2340
  • [22] Electrostatic discharge (ESD) protection in silicon-on-insulator (SOI) CMOS technology with aluminum and copper interconnects in advanced microprocessor semiconductor chips
    Voldman, S
    Hui, D
    Warriner, L
    Young, D
    Howard, J
    Assaderaghi, F
    Shahidi, G
    ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM PROCEEDINGS, 1999, 1999, : 105 - 115
  • [23] Electrostatic discharge (ESD) protection in silicon-on-insulator (SOI) CMOS technology with aluminum and copper interconnects in advanced microprocessor semiconductor chips
    Voldman, S
    Hui, D
    Warriner, L
    Young, D
    Howard, J
    Assaderaghi, F
    Shahidi, G
    JOURNAL OF ELECTROSTATICS, 2000, 49 (3-4) : 151 - 168
  • [24] SCALING, OPTIMIZATION AND DESIGN CONSIDERATIONS OF ELECTROSTATIC DISCHARGE PROTECTION CIRCUITS IN CMOS TECHNOLOGY
    VOLDMAN, SH
    GROSS, VP
    JOURNAL OF ELECTROSTATICS, 1994, 33 (03) : 327 - 356
  • [25] MOS-DEGRADATION IN INPUT AND OUTPUT STAGES OF VLSI-CMOS-CIRCUITS DUE TO ELECTROSTATIC DISCHARGE
    GUGGENMOS, X
    JOURNAL DE PHYSIQUE, 1988, 49 (C-4): : 303 - 306
  • [26] INVESTIGATION OF STI DIODES AS ELECTROSTATIC DISCHARGE (ESD) PROTECTION DEVICES IN DEEP SUBMICRON (DSM) CMOS PROCESS
    Au, Thomas
    Syrzycki, Marek
    2013 26TH ANNUAL IEEE CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2013, : 577 - 581
  • [27] A review of electrostatic discharge (ESD) in advanced semiconductor technology
    Voldman, SH
    MICROELECTRONICS RELIABILITY, 2004, 44 (01) : 33 - 46
  • [28] Whole-chip ESD protection design for submicron CMOS VLSI
    Ker, MD
    Liu, SC
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1920 - 1923
  • [29] High-speed dynamic logic styles for scaled-down CMOS and MTCMOS technologies
    Allam, Mohamed W.
    Anis, Mohab H.
    Elmasry, Mohamed I.
    Proceedings of the International Symposium on Low Power Electronics and Design, Digest of Technical Papers, 2000, : 155 - 160
  • [30] A novel on-chip electrostatic discharge (ESD) protection with common discharge line for high-speed CMOS LSI's
    Narita, K
    Horiguchi, Y
    Fujii, T
    Nakamura, K
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (07) : 1124 - 1130