Electrostatic discharge (ESD) protection for CMOS output buffers in scaled-down VLSI technology

被引:0
|
作者
Ker, MD [1 ]
机构
[1] Ind Technol Res Inst, Comp & Commun Res Labs, CCL, VLSI Design Div, Hsinchu, Taiwan
来源
MICROELECTRONICS AND RELIABILITY | 1998年 / 38卷 / 04期
关键词
D O I
10.1016/S0026-2714(97)00197-2
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To provide area-efficient output ESD protection for the scaled-down CMOS VLSI, a new output ESD protection is proposed. In the new output ESD protection circuit,there are two novel devices, the PTLSCR (PMOS-trigger lateral SCR) and the NTLSCR (NMOS-trigger lateral SCR). The PTLSCR is in parallel and merged with the output PMOS, and the NTLSCR is in parallel and merged with the output NMOS, to provide area-efficient ESD protection for CMOS output buffers. The trigger voltages of PTLSCR and NTLSCR are lowered below the breakdown voltages of the output PMOS and NMOS in the CMOS output buffer. The PTLSCR and NTLSCR are guaranteed to be turned on first before the output PMOS or NMOS are broken down by the ESD voltage. Experimental results have shown that the PTLSCR and NTLSCR can sustain over 4000 V (700 V) of the human-body-model (machine-model) ESD stresses within a very small layout area in a 0.6 mu m CMOS technology with LDD and polycide processes. The noise margin of the proposed output ESD protection design is greater than 8 V (lower than -3.3 V) to avoid the undesired triggering on the NTLSCR (PTLSCR) due to the overshooting (undershooting) voltage pulse on the output pad when the IC is under normal operating conditions with 5 V VDD and 0 V VSS power supplies. (C) 1998 Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:619 / 639
页数:21
相关论文
共 50 条
  • [41] Secondary protection scheme for CMOS I/O buffers and core circuits and their ESD sensitivity
    Lee, MMO
    PROCEEDINGS OF THE 1997 6TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 1997, : 109 - 114
  • [42] Design and modeling of on-chip electrostatic discharge (ESD) protection structures
    Liou, JJ
    Gao, XF
    2004 24TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, VOLS 1 AND 2, 2004, : 619 - 624
  • [43] Integrated Multi-Level CMOS electrostatic discharge (MLC-ESD) Protection Medical Ultrasound Chip System
    Liou, Jian-Chiun
    Lin, Wen-De
    2016 3RD INTERNATIONAL CONFERENCE ON GREEN TECHNOLOGY AND SUSTAINABLE DEVELOPMENT (GTSD), 2016, : 78 - 81
  • [44] Novel Drain-Less Multi-Gate pHEMT for Electrostatic Discharge (ESD) Protection in GaAs Technology
    Cui, Qiang
    Liou, Juin J.
    2013 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2013,
  • [45] Energy-efficient noise-tolerant dynamic styles for scaled-down CMOS and MTCMOS technologies
    Anis, MH
    Allam, MW
    Elmasry, MI
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (02) : 71 - 78
  • [46] Design of dynamic-floating-gate technique for output ESD protection in deep-submicron CMOS technology
    Chang, HH
    Ker, MD
    Wu, JC
    SOLID-STATE ELECTRONICS, 1999, 43 (02) : 375 - 393
  • [47] A contention-free domino logic for scaled-down CMOS technologies with ultra low threshold voltages
    Elrabaa, MES
    Anis, MH
    Elmasry, MI
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL I: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 748 - 751
  • [48] Active electrostatic discharge (ESD) device for on-chip ESD protection in sub-quarter-micron complementary metal-oxide semiconductor (CMOS) process
    Ker, MD
    Tseng, TK
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 2004, 43 (1A-B): : L33 - L35
  • [50] Electrostatic Discharge Protection for RF Integrated Circuits: New ESD Design Challenges
    H.G. Feng
    R.Y. Zhan
    G. Chen
    Q. Wu
    Albert Z. Wang
    Analog Integrated Circuits and Signal Processing, 2004, 39 : 5 - 19