Electrostatic discharge (ESD) protection for CMOS output buffers in scaled-down VLSI technology

被引:0
|
作者
Ker, MD [1 ]
机构
[1] Ind Technol Res Inst, Comp & Commun Res Labs, CCL, VLSI Design Div, Hsinchu, Taiwan
来源
MICROELECTRONICS AND RELIABILITY | 1998年 / 38卷 / 04期
关键词
D O I
10.1016/S0026-2714(97)00197-2
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To provide area-efficient output ESD protection for the scaled-down CMOS VLSI, a new output ESD protection is proposed. In the new output ESD protection circuit,there are two novel devices, the PTLSCR (PMOS-trigger lateral SCR) and the NTLSCR (NMOS-trigger lateral SCR). The PTLSCR is in parallel and merged with the output PMOS, and the NTLSCR is in parallel and merged with the output NMOS, to provide area-efficient ESD protection for CMOS output buffers. The trigger voltages of PTLSCR and NTLSCR are lowered below the breakdown voltages of the output PMOS and NMOS in the CMOS output buffer. The PTLSCR and NTLSCR are guaranteed to be turned on first before the output PMOS or NMOS are broken down by the ESD voltage. Experimental results have shown that the PTLSCR and NTLSCR can sustain over 4000 V (700 V) of the human-body-model (machine-model) ESD stresses within a very small layout area in a 0.6 mu m CMOS technology with LDD and polycide processes. The noise margin of the proposed output ESD protection design is greater than 8 V (lower than -3.3 V) to avoid the undesired triggering on the NTLSCR (PTLSCR) due to the overshooting (undershooting) voltage pulse on the output pad when the IC is under normal operating conditions with 5 V VDD and 0 V VSS power supplies. (C) 1998 Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:619 / 639
页数:21
相关论文
共 50 条
  • [1] Electrostatic discharge (ESD) protection for CMOS output buffers in scaled-down VLSI technology
    Industrial Technology Research Inst, , Hsinchu, Taiwan
    Microelectron Reliab, 4 (619-639):
  • [2] ESD (Electrostatic Discharge) protection design for nanoelectronics in CMOS technology
    Ker, Ming-Dou
    ADVANCED SIGNAL PROCESSING, CIRCUITS, AND SYSTEM DESIGN TECHNIQUES FOR COMMUNICATIONS, 2006, : 217 - 279
  • [3] ESD protection of single output buffers in advanced CMOS technologies
    Khazhinsky, MG
    Miller, JW
    Stockinger, M
    Weldon, JC
    JOURNAL OF ELECTROSTATICS, 2006, 64 (02) : 137 - 146
  • [4] ESD RELIABILITY AND PROTECTION SCHEMES IN SOI CMOS OUTPUT BUFFERS
    CHAN, MS
    YUEN, SS
    MA, ZJ
    HUI, KY
    KO, PK
    HU, CM
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (10) : 1816 - 1821
  • [5] Layout verification to improve ESD/latchup immunity of scaled-down CMOS cell libraries
    Ker, MD
    Hsiao, SM
    Lin, JH
    TENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1997, : 125 - 129
  • [6] Evaluation of RF electrostatic discharge (ESD) protection in 0.18-μm CMOS technology
    Du, Xiaoyang
    Dong, Shurong
    Han, Yan
    Liou, Juin J.
    Huo, Mingxu
    Li, You
    Cui, Qiang
    Huang, Dahai
    Wang, Demiao
    MICROELECTRONICS RELIABILITY, 2008, 48 (07) : 995 - 999
  • [7] Electrostatic Discharge (ESD) and Technology Scaling: The Future of ESD Protection in Advanced Technology
    Voldman, Steven H.
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 325 - 328
  • [8] Electrostatic discharge (ESD) technology benchmarking strategy for evaluating ESD robustness of CMOS technologies
    Voldman, S
    Anderson, W
    Ashton, R
    Chaine, M
    Duvvury, C
    Maloney, T
    Worley, E
    1998 IEEE INTERNATIONAL INTEGRATED RELIABIILTY WORKSHOP FINAL REPORT, 1998, : 72 - 77
  • [9] Challenges of Electrostatic Discharge (ESD) Protection in Silicon Nanowire Technology
    Liou, Juin J.
    2012 28TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (MIEL), 2012, : 11 - 13
  • [10] Challenges of Designing Electrostatic Discharge (ESD) Protection in Modern and Emerging CMOS Technologies
    Liou, Juin J.
    IEEE INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS 2013 (ISNE 2013), 2013,