Communication architecture design for reconfigurable multimedia SoC platform

被引:2
|
作者
Lee, Ganghee [1 ]
Ahn, Yongjin [1 ]
Lee, Seokhyun [1 ]
Son, Jeongki [1 ]
Yoon, Kiwook [2 ]
Choi, Kiyoung [1 ]
机构
[1] Seoul Natl Univ, Seoul, South Korea
[2] CORELOGIC Ltd, Soft Dev Div, Seoul, South Korea
关键词
Multiprocessor system-on-chip; Transaction level model; Coarse-grained reconfigurable architecture; Schedule; Design space exploration;
D O I
10.1007/s10617-009-9048-0
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Memory and communication architecture have a significant impact on the performance, cost, and power of complex multiprocessor system-on-chip designs. In this paper, we present an automated bus matrix synthesis flow for efficient transaction-level design space exploration of communication architecture in a reconfigurable multimedia system-on-chip platform. Specifically, we consider hardware interface selection problem, which has significant effect on the overall cost of area and power. We propose a method to solve such hardware interface selection problem through static analysis of communication behavior. We experiment with JPEG encoder and H.264 encoder examples and the results show the reduction of area by 56.91% and power by 48.61% of bus matrix with 0.58% performance overhead on average compared to the case of maximum performance. According to our HW interface selection algorithm, we also experiment MPEG4 video decoder example. And the result is evaluated on the FPGA prototyping board.
引用
收藏
页码:1 / 20
页数:20
相关论文
共 50 条
  • [41] Fast exploration of parameterized bus architecture for communication-centric SoC design
    Shin, C
    Kim, YT
    Chung, EY
    Choi, KM
    Kong, JT
    Eo, SK
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 352 - 357
  • [42] Fraction Control Bus: A new SOC on-chip communication architecture design
    Wang, N
    Bayoumi, MA
    ESA '05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS AND APPLICATIONS, 2005, : 124 - 129
  • [43] Design of reconfigurable radios for multimedia communications
    Godbole, Bhalchandra B.
    Bodbe, Shrikant K.
    Aldar, Dilip S.
    ICCIMA 2007: INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND MULTIMEDIA APPLICATIONS, VOL IV, PROCEEDINGS, 2007, : 257 - +
  • [44] A reconfigurable viterbi decoder for a communication platform
    Ahmed, Imran
    Arslan, Tughrul
    2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 435 - 440
  • [45] Modular service-oriented platform architecture - a key enabler to SoC design quality
    Suoranta, Risto
    ISQED 2006: Proceedings of the 7th International Symposium on Quality Electronic Design, 2006, : 11 - 11
  • [46] Design and implementation of a reconfigurable heterogeneous multiprocessor SoC
    Bocchi, Massimo
    De Dominicis, Mario
    Mucci, Claudio
    Deledda, Antonio
    Campi, Fabio
    Lodi, Andrea
    Toma, Mario
    Guerrieri, Roberto
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 93 - 96
  • [47] HiBRID-SoC:: A multi-core SoC architecture for multimedia signal processing
    Stolberg, HJ
    Berekovic, M
    Moch, S
    Friebe, L
    Kulaczewski, MB
    Flügel, S
    Klussmann, H
    Dehnhardt, A
    Pirsch, P
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2005, 41 (01): : 9 - 20
  • [48] HiBRID-SoC: A multi-core SoC architecture for multimedia signal processing
    Stolberg, HJ
    Berekovic, M
    Friebe, L
    Moch, S
    Kulaczewski, MB
    Dehnhardt, A
    Pirsch, R
    SIPS 2003: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2003, : 189 - 194
  • [49] HiBRID-SoC: A Multi-Core SoC Architecture for Multimedia Signal Processing
    Hans-Joachim Stolberg
    Mladen Bereković
    Sören Moch
    Lars Friebe
    Mark B. Kulaczewski
    Sebastian Flügel
    Heiko Klußmann
    Andreas Dehnhardt
    Peter Pirsch
    Journal of VLSI signal processing systems for signal, image and video technology, 2005, 41 : 9 - 20
  • [50] Quality-aware memory controller for multimedia platform SOC
    Lin, TC
    Lee, KB
    Jen, CW
    SIPS 2003: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2003, : 328 - 333