Communication architecture design for reconfigurable multimedia SoC platform

被引:2
|
作者
Lee, Ganghee [1 ]
Ahn, Yongjin [1 ]
Lee, Seokhyun [1 ]
Son, Jeongki [1 ]
Yoon, Kiwook [2 ]
Choi, Kiyoung [1 ]
机构
[1] Seoul Natl Univ, Seoul, South Korea
[2] CORELOGIC Ltd, Soft Dev Div, Seoul, South Korea
关键词
Multiprocessor system-on-chip; Transaction level model; Coarse-grained reconfigurable architecture; Schedule; Design space exploration;
D O I
10.1007/s10617-009-9048-0
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Memory and communication architecture have a significant impact on the performance, cost, and power of complex multiprocessor system-on-chip designs. In this paper, we present an automated bus matrix synthesis flow for efficient transaction-level design space exploration of communication architecture in a reconfigurable multimedia system-on-chip platform. Specifically, we consider hardware interface selection problem, which has significant effect on the overall cost of area and power. We propose a method to solve such hardware interface selection problem through static analysis of communication behavior. We experiment with JPEG encoder and H.264 encoder examples and the results show the reduction of area by 56.91% and power by 48.61% of bus matrix with 0.58% performance overhead on average compared to the case of maximum performance. According to our HW interface selection algorithm, we also experiment MPEG4 video decoder example. And the result is evaluated on the FPGA prototyping board.
引用
收藏
页码:1 / 20
页数:20
相关论文
共 50 条
  • [31] An IoT Reconfigurable SoC Platform for Computer Vision Applications
    Kamal, Naheel Faisal
    Abdelfattah, Mazen
    Ferjani, Marouane
    Amira, Abbes
    Nawaz, Naveed
    2019 5TH IEEE INTERNATIONAL SYMPOSIUM ON SYSTEMS ENGINEERING (IEEE ISSE 2019), 2019,
  • [32] Reconfigurable Architecture for Neural Approximation in Multimedia Computing
    Tu, Fengbin
    Yin, Shouyi
    Ouyang, Peng
    Liu, Leibo
    Wei, Shaojun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2019, 29 (03) : 892 - 906
  • [33] FleXilicon: a reconfigurable architecture for multimedia and wireless communications
    Lee, Jong-Suk
    Ha, Dong Sam
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4375 - +
  • [34] Design of Data Trend Analysis Algorithm in Multimedia Teaching Communication Platform
    Jie Li
    Yi-ning Qu
    Ya-li Niu
    Hailey Yuan
    Norbert Herencsar
    Mobile Networks and Applications, 2022, 27 : 2364 - 2373
  • [35] Design of Data Trend Analysis Algorithm in Multimedia Teaching Communication Platform
    Li, Jie
    Qu, Yi-ning
    Niu, Ya-li
    Yuan, Hailey
    Herencsar, Norbert
    MOBILE NETWORKS & APPLICATIONS, 2022, 27 (06): : 2364 - 2373
  • [36] Application Specific Reconfigurable SoC Interconnection Network Architecture
    Khan, Gul N.
    Gharan, Masoud O.
    ARCHITECTURE OF COMPUTING SYSTEMS - ARCS 2019, 2019, 11479 : 322 - 333
  • [37] Efficient System Level Cache Architecture for Multimedia SoC
    Karandikar, Prashant
    Mody, Mihir
    Sanghvi, Hetul
    Easwaran, Vasant
    Shankar, Prithvi Y. A.
    Gulati, Rahul
    Nandan, Niraj
    Das, Subrangshu
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2014, : 635 - 639
  • [38] RAMP: Reconfigurable architecture and mobility platform
    Chen, JC
    Yeh, JH
    Lan, YW
    Lin, LW
    Chen, FC
    Hung, SH
    GLOBECOM '05: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-6: DISCOVERY PAST AND FUTURE, 2005, : 3564 - 3569
  • [39] KASKADA - MULTIMEDIA PROCESSING PLATFORM ARCHITECTURE
    Krawczyk, Henryk
    Proficz, Jerzy
    SIGMAP 2010: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND MULTIMEDIA APPLICATION, 2010, : 26 - 31
  • [40] Flexible Communication-Bus Architecture for Distributed Multimedia Service in Cloud Computing Platform
    Noh, Wonjong
    Kim, Taesuk
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2013, 59 (03) : 530 - 537