Communication architecture design for reconfigurable multimedia SoC platform

被引:2
|
作者
Lee, Ganghee [1 ]
Ahn, Yongjin [1 ]
Lee, Seokhyun [1 ]
Son, Jeongki [1 ]
Yoon, Kiwook [2 ]
Choi, Kiyoung [1 ]
机构
[1] Seoul Natl Univ, Seoul, South Korea
[2] CORELOGIC Ltd, Soft Dev Div, Seoul, South Korea
关键词
Multiprocessor system-on-chip; Transaction level model; Coarse-grained reconfigurable architecture; Schedule; Design space exploration;
D O I
10.1007/s10617-009-9048-0
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Memory and communication architecture have a significant impact on the performance, cost, and power of complex multiprocessor system-on-chip designs. In this paper, we present an automated bus matrix synthesis flow for efficient transaction-level design space exploration of communication architecture in a reconfigurable multimedia system-on-chip platform. Specifically, we consider hardware interface selection problem, which has significant effect on the overall cost of area and power. We propose a method to solve such hardware interface selection problem through static analysis of communication behavior. We experiment with JPEG encoder and H.264 encoder examples and the results show the reduction of area by 56.91% and power by 48.61% of bus matrix with 0.58% performance overhead on average compared to the case of maximum performance. According to our HW interface selection algorithm, we also experiment MPEG4 video decoder example. And the result is evaluated on the FPGA prototyping board.
引用
收藏
页码:1 / 20
页数:20
相关论文
共 50 条
  • [21] A Reconfigurable Architecture for Secure Multimedia Delivery
    Pande, Amit
    Zambreno, Joseph
    23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2010, : 258 - 263
  • [22] Design of a mobile multimedia communication platform (MMCP) in Special Education
    Antonio Camacho-Conde, Jose
    Magan-Alvite, Laura
    EDMETIC, 2021, 10 (01): : 73 - 99
  • [23] Design of a Reconfigurable Switch Architecture for Next Generation Communication Networks
    Rao, M. Hema Lata
    Tripathi, Rajeev
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 2472 - +
  • [24] SoC platform architecture for a network processor
    Ghattas, H
    Mbaye, M
    Bissou, JP
    Savaria, Y
    INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2003, : 49 - 52
  • [25] Hardware architecture design of video compression for multimedia communication systems
    Chien, SY
    Huang, YW
    Chen, CY
    Chen, HH
    Chen, LG
    IEEE COMMUNICATIONS MAGAZINE, 2005, 43 (08) : 123 - 131
  • [26] A customizable embedded SoC platform architecture
    Nsame, P
    Savaria, Y
    4TH IEEE INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2004, : 299 - 304
  • [27] Design and implementation of communication platform for open architecture controller
    Yang, JG
    Yu, D
    Proceedings of the Third International Symposium on Magnetic Industry (ISMI'04) & First International Symposium on Physics and IT Industry (ISITI'04), 2005, : 338 - 342
  • [28] Architecture Design of Reconfigurable Sensing Terminal Platform Considering Distributed Energy
    Zhou, Lidan
    Shi, Pianchao
    Yao, Gang
    Wang, Hongyu
    Li, Jian
    Liu, Siyang
    2023 IEEE/IAS INDUSTRIAL AND COMMERCIAL POWER SYSTEM ASIA, I&CPS ASIA, 2023, : 705 - 711
  • [29] A component-oriented architecture to design multimedia services on a distributed platform
    Fuentes, L
    Troya, JM
    WORLDWIDE COMPUTING AND ITS APPLICATIONS, 1997, 1274 : 90 - 105
  • [30] SoC IP design for Multimedia and Communications
    Sunwoo, MH
    Baek, JH
    Lee, JH
    Yun, SH
    2005 EMERGING INFORMATION TECHNOLOGY CONFERENCE (EITC), 2005, : 17 - 18