Communication architecture design for reconfigurable multimedia SoC platform

被引:2
|
作者
Lee, Ganghee [1 ]
Ahn, Yongjin [1 ]
Lee, Seokhyun [1 ]
Son, Jeongki [1 ]
Yoon, Kiwook [2 ]
Choi, Kiyoung [1 ]
机构
[1] Seoul Natl Univ, Seoul, South Korea
[2] CORELOGIC Ltd, Soft Dev Div, Seoul, South Korea
关键词
Multiprocessor system-on-chip; Transaction level model; Coarse-grained reconfigurable architecture; Schedule; Design space exploration;
D O I
10.1007/s10617-009-9048-0
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Memory and communication architecture have a significant impact on the performance, cost, and power of complex multiprocessor system-on-chip designs. In this paper, we present an automated bus matrix synthesis flow for efficient transaction-level design space exploration of communication architecture in a reconfigurable multimedia system-on-chip platform. Specifically, we consider hardware interface selection problem, which has significant effect on the overall cost of area and power. We propose a method to solve such hardware interface selection problem through static analysis of communication behavior. We experiment with JPEG encoder and H.264 encoder examples and the results show the reduction of area by 56.91% and power by 48.61% of bus matrix with 0.58% performance overhead on average compared to the case of maximum performance. According to our HW interface selection algorithm, we also experiment MPEG4 video decoder example. And the result is evaluated on the FPGA prototyping board.
引用
收藏
页码:1 / 20
页数:20
相关论文
共 50 条
  • [1] Communication architecture design for reconfigurable multimedia SoC platform
    Ganghee Lee
    Yongjin Ahn
    Seokhyun Lee
    Jeongki Son
    Kiwook Yoon
    Kiyoung Choi
    Design Automation for Embedded Systems, 2010, 14 : 1 - 20
  • [2] Optimizing SoC platform architecture for multimedia applications
    Tang, L
    Yang, TH
    Wei, SJ
    2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 48 - 51
  • [3] Design of a SIMD multimedia SoC platform
    Lin, Guang-Huei
    Wen, Ya-Nan
    Wu, Xiao-Long
    Chen, Sao-Jie
    Hu, Yu-Hen
    20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 51 - +
  • [4] Design of Multimedia File Security Communication Platform Architecture Based on Web
    Liu Yanshu
    Yi Can
    Li Zhiyong
    INTELLIGENCE COMPUTATION AND EVOLUTIONARY COMPUTATION, 2013, 180 : 841 - 844
  • [5] A development and validation platform for communication SOC design
    Sun, YuChen
    Huang, ChingYao
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 101 - +
  • [6] Enabling reconfigurable SoC in multimedia processing
    Wang, Ying
    Chen, Wei-Nan
    Wang, Xiao-Wei
    You, Hong-Jun
    Peng, Cheng-Lian
    2007 CIT: 7TH IEEE INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY, PROCEEDINGS, 2007, : 811 - 816
  • [7] Efficient exploration of the SoC communication architecture design space
    Lahiri, K
    Raghunathan, A
    Dey, S
    ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 424 - 430
  • [8] SoC Platform Design with Multi-Channel Bus Architecture
    Jung, Younjin
    Kim, Ok
    Lee, Byoungyup
    Jung, Hongkyun
    Ryoo, Kwangki
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 689 - 690
  • [9] Dynamically reconfigurable hardware-software architecture for partitioning networking functions on the SoC platform
    Kim, Youngmann
    Park, E. K.
    Tak, Sungwoo
    JOURNAL OF SYSTEMS AND SOFTWARE, 2009, 82 (10) : 1588 - 1599
  • [10] A requirements-driven reconfigurable SoC communication infrastructure design flow
    Meroni, Alessandro
    Rana, Vincenzo
    Santarnbrogio, Marco
    Sciuto, Donatella
    DELTA 2008: FOURTH IEEE INTERNATIONAL SYMPOSIUM ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2008, : 405 - +