Test/Repair area overhead reduction for small embedded SRAMs

被引:0
|
作者
Wang, Baosheng [1 ]
Xu, Qiang [2 ]
机构
[1] ATI Technol Inc, 1 Commerce Valley Dr E, Markham, ON L3T 7X6, Canada
[2] Chinese Univ Hong Kong, Dept Comp Sci & Engn, Shatin, Hong Kong, Peoples R China
关键词
embedded small SRAMs; area overhead; BIST; single-element repair;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
For current highly-integrated and memory-dominant System-on-a-Chips (SoCs), especially for graphics and networking SoCs, the test/repair area overhead of embedded SRAMs (e-SRAMs) is a big concern. This paper presents various approaches to tackle this problem from a practical point of view. Without sacrificing at-speed testability, diagnosis capability and repairability, the proposed approaches consider partly sharing wrapper for identical memories, sharing memory BIST controllers for eSRAMs embedded in different functional blocks, test responses compression for wide memories, and various repair strategies for e-SRAMs with different configurations. By combining the above approaches, the test/repair area overhead for e-SRAMs can be significantly reduced. For example, for one benchmark SoC used in our experiments, it can be reduced as much as 10% of the entire memory array.
引用
收藏
页码:37 / +
页数:2
相关论文
共 50 条
  • [1] Designs for reducing test time of distributed small embedded SRAMs
    Wang, BS
    Wu, YJ
    Ivanov, A
    19TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2004, : 120 - 128
  • [2] Reducing test time of embedded SRAMs
    Wang, BS
    Yang, J
    Ivanov, A
    RECORDS OF THE 2003 INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2003, : 47 - 52
  • [3] A fast diagnosis scheme for distributed small embedded SRAMs
    Wang, B
    Wu, YJ
    Ivanov, A
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 852 - 857
  • [4] High-efficiency BIRA for embedded memories with a high repair rate and low area overhead
    Lee, Joohwan
    Park, Kihyun
    Kang, Sungho
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2012, 12 (03) : 266 - 269
  • [5] Retention-aware test scheduling for BISTed embedded SRAMs
    Xu, Qiang
    Wang, Baosheng
    Young, F. Y.
    ETS 2006: ELEVENTH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2006, : 83 - +
  • [6] Programmable techniques for cell stability test and debug in embedded SRAMs
    Pavlov, A
    Sachdev, M
    de Gyvez, JP
    Azimane, M
    CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 443 - 446
  • [7] A small granular controlled leakage reduction system for SRAMs
    Geens, P
    Dehaene, W
    SOLID-STATE ELECTRONICS, 2005, 49 (11) : 1776 - 1782
  • [8] Analysis of Dynamic Faults in Embedded-SRAMs: Implications for Memory Test
    Simone Borri
    Magali Hage-Hassan
    Luigi Dilillo
    Patrick Girard
    Serge Pravossoudovitch
    Arnaud Virazel
    Journal of Electronic Testing, 2005, 21 : 169 - 179
  • [9] Analysis of dynamic faults in Embedded-SRAMs: Implications for memory test
    Dilillo, L
    Girard, P
    Pravossoudovitch, S
    Virazel, A
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2005, 21 (02): : 169 - 179
  • [10] Communication Overhead Reduction by Algorithmic Redundancy in Embedded Systems
    Klee, Hannes
    Buchholz, Michael
    Materna, Torben
    Dietmayer, Klaus
    2017 IEEE INTERNATIONAL CONFERENCE ON SOFTWARE ARCHITECTURE WORKSHOPS (ICSAW), 2017, : 257 - 260