Analysis of dynamic faults in Embedded-SRAMs: Implications for memory test

被引:18
|
作者
Dilillo, L [1 ]
Girard, P [1 ]
Pravossoudovitch, S [1 ]
Virazel, A [1 ]
机构
[1] Infineon Technol France, F-06560 Sophia Antipolis, France
关键词
memory testing; dynamic faults; address decoders; core-cells;
D O I
10.1007/s10836-005-6146-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the results of resistive-open defect insertion in different locations of Infineon 0.13 mu m embedded-SRAM with the main purpose of verifying the presence of dynamic faults. This study is based on the injection of resistive defects as their presence in VDSM technologies is more and more frequent. Electrical simulations have been performed to evaluate the effects of those defects in terms of detected functional faults. Read destructive, deceptive read destructive and dynamic read destructive faults have been reproduced and accurately characterized. The dependence of the fault detection has been put in relation with memory operating conditions, resistance value and clock cycle, and the importance of at speed testing for dynamic fault models has been pointed out. Finally resistive Address Decoder Open Faults (ADOF) have been simulated and the conditions that maximize the fault detection have been discussed as well as the resulting implications for memory test.
引用
收藏
页码:169 / 179
页数:11
相关论文
共 50 条
  • [1] Analysis of Dynamic Faults in Embedded-SRAMs: Implications for Memory Test
    Simone Borri
    Magali Hage-Hassan
    Luigi Dilillo
    Patrick Girard
    Serge Pravossoudovitch
    Arnaud Virazel
    Journal of Electronic Testing, 2005, 21 : 169 - 179
  • [2] Dynamic read destructive fault in embedded-SRAMs: Analysis and March test solution
    Dilillo, L
    Girard, P
    Pravossoudovitch, S
    Virazel, A
    Borri, S
    Hage-Hassan, M
    ETS 2004: NINTH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 140 - 145
  • [3] Defect-oriented dynamic fault models for embedded-SRAMs
    Borri, S
    Hage-Hassan, M
    Girard, P
    Pravossoudovitch, S
    Virazel, A
    EIGHTH IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2003, : 23 - 28
  • [4] A unique march test algorithm for the wide spread of realistic memory faults in SRAMs
    Benso, A.
    Bosio, A.
    Di Carlo, S.
    Di Natale, G.
    Prinetto, P.
    PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2006, : 157 - +
  • [5] A silicon-based yield gain evaluation methodology for embedded-SRAMs with different redundancy scenarios
    Rondey, E
    Tellier, Y
    Borri, S
    PROCEEDINGS OF THE EIGHTH IEEE INTERNATIONAL ON-LINE TESTING WORKSHOP, 2002, : 251 - 255
  • [6] Reducing test time of embedded SRAMs
    Wang, BS
    Yang, J
    Ivanov, A
    RECORDS OF THE 2003 INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2003, : 47 - 52
  • [7] Test scheduling for built-in self-tested embedded SRAMs with data retention faults
    Xu, Q.
    Wang, B.
    Ivanov, A.
    Young, F. Y.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2007, 1 (03): : 256 - 264
  • [8] March AB, a state-of-the-art march test for realistic static linked faults and dynamic faults in SRAMs
    Bosio, A.
    Di Carlo, S.
    Di Natale, G.
    Prinetto, P.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2007, 1 (03): : 237 - 245
  • [9] A silicon-based yield gain evaluation methodology for embedded-SRAMs with different redundancy scenarios
    Rondey, E
    Tellier, Y
    Borri, S
    PROCEEDING OF THE 2002 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2002, : 57 - 61
  • [10] Dynamic Test Methods for COTS SRAMs
    Tsiligiannis, G.
    Dilillo, L.
    Gupta, V.
    Bosio, A.
    Girard, P.
    Virazel, A.
    Puchner, H.
    Bosser, A.
    Javanainen, A.
    Virtanen, A.
    Frost, C.
    Wrobel, F.
    Dusseau, L.
    Saigne, F.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (06) : 3095 - 3102