Test/Repair area overhead reduction for small embedded SRAMs

被引:0
|
作者
Wang, Baosheng [1 ]
Xu, Qiang [2 ]
机构
[1] ATI Technol Inc, 1 Commerce Valley Dr E, Markham, ON L3T 7X6, Canada
[2] Chinese Univ Hong Kong, Dept Comp Sci & Engn, Shatin, Hong Kong, Peoples R China
关键词
embedded small SRAMs; area overhead; BIST; single-element repair;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
For current highly-integrated and memory-dominant System-on-a-Chips (SoCs), especially for graphics and networking SoCs, the test/repair area overhead of embedded SRAMs (e-SRAMs) is a big concern. This paper presents various approaches to tackle this problem from a practical point of view. Without sacrificing at-speed testability, diagnosis capability and repairability, the proposed approaches consider partly sharing wrapper for identical memories, sharing memory BIST controllers for eSRAMs embedded in different functional blocks, test responses compression for wide memories, and various repair strategies for e-SRAMs with different configurations. By combining the above approaches, the test/repair area overhead for e-SRAMs can be significantly reduced. For example, for one benchmark SoC used in our experiments, it can be reduced as much as 10% of the entire memory array.
引用
收藏
页码:37 / +
页数:2
相关论文
共 50 条
  • [41] A new test suite reduction method for wearable embedded software
    Shen, Qing
    Jiang, Yunliang
    Lou, Jungang
    COMPUTERS & ELECTRICAL ENGINEERING, 2017, 61 : 116 - 125
  • [42] Test cost reduction by at-speed BISR for embedded DRAMs
    Nagura, Y
    Mullins, M
    Sauvageau, A
    Fujiwara, Y
    Furue, K
    Ohmura, R
    Komoike, T
    Okitaka, T
    Tanizaki, T
    Dosaka, K
    Arimito, K
    Koda, Y
    Tada, T
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 182 - 187
  • [43] Embedded memory test & repair drives higher yield in nanometer technologies
    23rd IEEE VLSI Test Symposium, Proceedings, 2005, : 261 - 261
  • [44] Area overhead and test time co-optimization through NoC bandwidth sharing
    Hussin, Fawnizu Azmadi
    Yoneda, Tomokazu
    Fujiwara, Hideo
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 459 - 462
  • [45] Embedded-memory test and repair: Infrastructure IP for SoC yield
    Zorian, Y
    Shoukourian, S
    IEEE DESIGN & TEST OF COMPUTERS, 2003, 20 (03): : 58 - 66
  • [46] Determination of area reduction rate by spherical indentation test
    Zou, Bin
    Guan, Kai Shu
    Wu, Sheng Bao
    INTERNATIONAL JOURNAL OF PRESSURE VESSELS AND PIPING, 2019, 174 : 54 - 59
  • [47] Determination of Area Reduction Rate by Spherical Indentation Test
    Zou, B.
    Guan, K. S.
    Wu, S. B.
    PRESSURE VESSEL TECHNOLOGY: PREPARING FOR THE FUTURE, 2015, 130 : 1612 - 1621
  • [48] An accelerated datapath width optimization scheme for area reduction of embedded systems
    Uddin, MM
    Cao, Y
    Yasuura, H
    ISSS'02: 15TH INTERNATIONAL SYMPOSIUM ON SYSTEM SYNTHESIS, 2002, : 32 - 37
  • [49] Reduction of Core Network Signalling Overhead in Cluster based LTE Small Cell Networks
    Thainesh, Joseph Stalin
    Wang, Ning
    Tafazolli, Rahim
    2015 IEEE 20TH INTERNATIONAL WORKSHOP ON COMPUTER AIDED MODELLING AND DESIGN OF COMMUNICATION LINKS AND NETWORKS (CAMAD), 2015, : 226 - 230
  • [50] Improving compression ratio, area overhead, and test application time for System-on-a-Chip test data compression/decompression
    Gonciari, PT
    Al-Hashimi, BM
    Nicolici, N
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 604 - 611