High Speed, Low Power 8T Full Adder Cell with 45% Improvement in Threshold Loss Problem

被引:0
|
作者
Sharma, Tripti [1 ]
Singh, B. P. [1 ]
Sharma, K. G. [1 ]
Arora, Neha [1 ]
机构
[1] MITS Deemed Univ, Elect & Commun Dept, Lakshmangarh, Rajasthan, India
关键词
Full adder; high speed; low power; PDP; XOR gate; VLSI; XOR;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Full adder is an essential component for designing all types of processors viz. digital signal processors (DSP), microprocessors etc. Demands for the low power VLSI have been pushing the development of design methodologies aggressively to reduce the power consumption drastically. In most of the digital systems adder lies in the critical path that affects the overall speed of the system. So enhancing the performance of the 1-bit full adder cell is the main design aspect. The present study proposes a low power full adder cell with least MOS transistor count that reduces the serious problem of threshold loss. It considerably increases the speed. Result shows 45% improvement in threshold loss problem and considerable reduction in power consumption over the other types of adders with comparable performance. The simulation has been carried out on Tanner EDA tool on BSIM3v3 90nm and 130nm technologies.
引用
收藏
页码:272 / +
页数:3
相关论文
共 50 条
  • [21] Low Power 14T Hybrid Full Adder Cell
    Sugandha, Chauhan
    Tripti, Sharma
    PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON FRONTIERS IN INTELLIGENT COMPUTING: THEORY AND APPLICATIONS, (FICTA 2016), VOL 2, 2017, 516 : 151 - 160
  • [22] Low power high-speed CNFET-based full adder
    Khare, Vedant
    Kumar Upadhyaya, Yogendra
    Tripathi, Ashutosh
    Kishor Johar, Arun
    Vyas, Sandeep
    Materials Today: Proceedings, 2023, 74 : 340 - 343
  • [23] A New Design of Low Power High Speed Hybrid CMOS Full Adder
    Agarwal, Mayur
    Agrawal, Neha
    Alam, Md. Anis
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2014, : 448 - 452
  • [24] A low-power high-speed hybrid multi-threshold full adder design in CNFET technology
    Mojtaba Maleknejad
    Somayyeh Mohammadi
    Seyed Mostafa Mirhosseini
    Keivan Navi
    Hamid Reza Naji
    Mehdi Hosseinzadeh
    Journal of Computational Electronics, 2018, 17 : 1257 - 1267
  • [25] A low-power high-speed hybrid multi-threshold full adder design in CNFET technology
    Maleknejad, Mojtaba
    Mohammadi, Somayyeh
    Mirhosseini, Seyed Mostafa
    Navi, Keivan
    Naji, Hamid Reza
    Hosseinzadeh, Mehdi
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (03) : 1257 - 1267
  • [26] A novel 10-transisitor low-power high-speed full adder cell
    Lu, JM
    Shu, Y
    Lin, ZH
    Wang, L
    SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2001, : 1155 - 1158
  • [27] Area Optimization in 8T SRAM Cell for Low Power Consumption
    Sarker, M. S. Z.
    Hossain, Mokammel
    Hossain, Nozmul
    Rasheduzzaman, Md
    Islam, Md. Ashraful
    2015 INTERNATIONAL CONFERENCE ON ELECTRICAL & ELECTRONIC ENGINEERING (ICEEE), 2015, : 117 - 120
  • [28] A Low Power 8T SRAM Cell Design technique for CNFET
    Kim, Young Bok
    Kim, Yong-Bin
    Lombardi, Fabrizio
    Lee, Young Jun
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 176 - +
  • [29] A Sub-threshold Eight Transistor (8T) SRAM Cell Design for Stability Improvement
    Kushwah, C. B.
    Vishvakarma, S. K.
    2014 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2014,
  • [30] Low Power High Speed 1-bit Full Adder Circuit design at 45nm CMOS Technology
    Yadav, Ashish Kumar
    Shrivatava, Bhavana P.
    Dadoriya, Ajay Kumar
    2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 427 - 432