High Speed, Low Power 8T Full Adder Cell with 45% Improvement in Threshold Loss Problem

被引:0
|
作者
Sharma, Tripti [1 ]
Singh, B. P. [1 ]
Sharma, K. G. [1 ]
Arora, Neha [1 ]
机构
[1] MITS Deemed Univ, Elect & Commun Dept, Lakshmangarh, Rajasthan, India
关键词
Full adder; high speed; low power; PDP; XOR gate; VLSI; XOR;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Full adder is an essential component for designing all types of processors viz. digital signal processors (DSP), microprocessors etc. Demands for the low power VLSI have been pushing the development of design methodologies aggressively to reduce the power consumption drastically. In most of the digital systems adder lies in the critical path that affects the overall speed of the system. So enhancing the performance of the 1-bit full adder cell is the main design aspect. The present study proposes a low power full adder cell with least MOS transistor count that reduces the serious problem of threshold loss. It considerably increases the speed. Result shows 45% improvement in threshold loss problem and considerable reduction in power consumption over the other types of adders with comparable performance. The simulation has been carried out on Tanner EDA tool on BSIM3v3 90nm and 130nm technologies.
引用
收藏
页码:272 / +
页数:3
相关论文
共 50 条
  • [41] A Low-Power High-Speed 16T 1-Bit Hybrid Full Adder
    Agrawal, Priya
    Raghuvanshi, D. K.
    Gupta, M. K.
    2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 348 - 352
  • [42] CNTFET 8T SRAM Cell Performance with Near-Threshold Power Supply Scaling
    Zhang, Zhe
    Delgado-Frias, Jose G.
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2123 - 2126
  • [43] HIGH-SPEED, LOW-POWER, 8-BIT CARRY LOOK AHEAD ADDER WITH DUAL THRESHOLD VOLTAGE
    Chaudhry, Shabbir Majeed
    Qasim, Muhammad
    Latif, S. Irfan
    Salahuddin, Kamran
    ELECTRONICS WORLD, 2017, 123 (1969): : 26 - 29
  • [44] Low power-high speed performance of 8T static RAM cell within GaN TFET, FinFET, and GNRFET technologies - A review
    Patnala, Mounica
    Yadav, Avinash
    Williams, John
    Gopinath, Anoop
    Nutter, Brian
    Ytterdal, Trond
    Rizkalla, Maher
    SOLID-STATE ELECTRONICS, 2020, 163
  • [45] Energy Efficient Low Power High Speed Full adder design using Hybrid Logic
    Theja, M. Nikhil
    Balakumaran, T.
    PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,
  • [46] A low-power high-speed hybrid CMOS full adder for embedded system
    Tung, Chiou-Kou
    Hung, Yu-Cherng
    Shieh, Shao-Hui
    Huang, Guo-Shing
    PROCEEDINGS OF THE 2007 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2007, : 199 - +
  • [47] Novel 8T bit-cell with high RSNM for sub-threshold SRAM
    Tan, Shoubiao
    Wang, Kun
    Lu, Wenjuan
    Wu, Qiulei
    Peng, Chunyu
    Peng, Chunyu, 1600, Binary Information Press (11): : 5377 - 5384
  • [48] A Low-Power and High-Stability 8T SRAM Cell with Diode-Connected Transistors
    Elangovan, M.
    Muthukrishnan, M.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (08)
  • [49] Design of SRAM Array Using 8T Cell for Low Power Sensor Network
    Karat, Colin David
    Krishna, Soorya K.
    2015 5TH NIRMA UNIVERSITY INTERNATIONAL CONFERENCE ON ENGINEERING (NUICONE), 2015,
  • [50] Design of a Low Power, High Speed, Energy Efficient Full Adder Using Modified GDI and MVT Scheme in 45nm Technology
    Dhar, Krishnendu
    2014 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2014, : 36 - 41