Low Power 14T Hybrid Full Adder Cell

被引:0
|
作者
Sugandha, Chauhan [1 ]
Tripti, Sharma [1 ]
机构
[1] Chandigarh Univ Gharuan, Dept Elect & Commun Engn, Mohali, Punjab, India
关键词
Power consumption; Delay; Parasitic capacitance; Area; Power-delay product; CMOS; DESIGN; LOGIC;
D O I
10.1007/978-981-10-3156-4_15
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The performance of the adder entirely influenced by the performance of its basic modules. In this paper, a new hybrid 1-bit 14 transistor full adder design is proposed. The proposed circuit has been implemented using pass gate as well as CMOS logic hence named hybrid. The main design objective for this circuit is low power consumption and full voltage swing at a low supply voltage. As a result the proposed adder cell remarkably improves the power consumption, power-delay product and has less parasitic capacitance when compared to the 16T design. It also improves layout area by 7-8 % than its peer design. All simulations are performed at 90 & 45 nm process technology on Synopsys tool.
引用
收藏
页码:151 / 160
页数:10
相关论文
共 50 条
  • [1] Analysis of Low Power Methods in 14T Full Adder
    Katragadda, Roshini
    2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 1210 - 1215
  • [2] A Proposed Reliable and Power Efficient 14T Full Adder Circuit Design
    Subramaniam, Shahmini
    Wilson, Tan Wee Xin
    Singh, Ajay Kumar
    Murthy, Gajula Ramana
    TENCON 2017 - 2017 IEEE REGION 10 CONFERENCE, 2017, : 45 - 48
  • [3] DESIGN OF LOW POWER 14T FULL ADDER CELL USING DOUBLE GATE MOSFET WITH MTCMOS REDUCTION TECHNIQUE AT 45 NANOMETER TECHNOLOGY
    Shrivastava, Anuj Kumar
    Akashe, Shyam
    INTERNATIONAL JOURNAL OF NANOSCIENCE, 2013, 12 (06)
  • [4] Comparative Analysis of 10T and 14T Full Adder at 45nm Technology
    Johri, Raj
    Singh, Raghvendra
    Pandey, Satya Prakash
    Akashe, Shyam
    2012 2ND IEEE INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED AND GRID COMPUTING (PDGC), 2012, : 833 - 837
  • [5] A 14-transistor low power high-speed full adder cell
    Khatibzadeh, AA
    Raahemifar, K
    CCECE 2003: CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, PROCEEDINGS: TOWARD A CARING AND HUMANE TECHNOLOGY, 2003, : 163 - 166
  • [6] A novel low power low voltage full adder cell
    Chang, CH
    Zhang, MY
    Gu, JM
    ISPA 2003: PROCEEDINGS OF THE 3RD INTERNATIONAL SYMPOSIUM ON IMAGE AND SIGNAL PROCESSING AND ANALYSIS, PTS 1 AND 2, 2003, : 454 - 458
  • [7] Low Power Scalable Ternary Hybrid Full Adder Realization
    Ghoneim, Mohamed S.
    Mohammaden, Amr
    Hesham, Rana
    Madian, Ahmed H.
    2020 32ND INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2020, : 75 - 78
  • [8] Low Power Design of A Full Adder Standard Cell
    Hu, Jianping
    Wang, Jun
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [9] Full Adder Cell for Low Power Arithmetic Applications
    Ramireddy, Gangadhar Reddy
    Singh, Yash Pal
    2016 8TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2016, : 575 - 579
  • [10] Optimized vedic multiplier using low power 13T hybrid full adder
    Jhamb, Mansi
    Kumar, Manoj
    JOURNAL OF INFORMATION & OPTIMIZATION SCIENCES, 2023, 44 (04): : 675 - 687