Low Power 14T Hybrid Full Adder Cell

被引:0
|
作者
Sugandha, Chauhan [1 ]
Tripti, Sharma [1 ]
机构
[1] Chandigarh Univ Gharuan, Dept Elect & Commun Engn, Mohali, Punjab, India
关键词
Power consumption; Delay; Parasitic capacitance; Area; Power-delay product; CMOS; DESIGN; LOGIC;
D O I
10.1007/978-981-10-3156-4_15
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The performance of the adder entirely influenced by the performance of its basic modules. In this paper, a new hybrid 1-bit 14 transistor full adder design is proposed. The proposed circuit has been implemented using pass gate as well as CMOS logic hence named hybrid. The main design objective for this circuit is low power consumption and full voltage swing at a low supply voltage. As a result the proposed adder cell remarkably improves the power consumption, power-delay product and has less parasitic capacitance when compared to the 16T design. It also improves layout area by 7-8 % than its peer design. All simulations are performed at 90 & 45 nm process technology on Synopsys tool.
引用
收藏
页码:151 / 160
页数:10
相关论文
共 50 条
  • [31] LOW POWER AREA EFFICIEN ALU WITH LOW POWER FULL ADDER
    Usha, S.
    Rajendiran, M.
    Kavitha, A.
    PROCEEDINGS OF THE 10TH INDIACOM - 2016 3RD INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT, 2016, : 1500 - 1505
  • [32] A Low-Power High-Speed 16T 1-Bit Hybrid Full Adder
    Agrawal, Priya
    Raghuvanshi, D. K.
    Gupta, M. K.
    2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 348 - 352
  • [33] Design and analysis of a novel low-power and energy-efficient 18T hybrid full adder
    Amini-Valashani, Majid
    Ayat, Mehdi
    Mirzakuchaki, Sattar
    MICROELECTRONICS JOURNAL, 2018, 74 : 49 - 59
  • [34] A comprehensive analysis of ultra low power GNRFET based 20T hybrid full adder for computing applications
    Arora, Sneha
    Tripathi, Suman Lata
    PHYSICA SCRIPTA, 2024, 99 (08)
  • [35] Performance Evaluation of Efficient Low Power 1-bit Hybrid Full Adder
    Upadhyay, Rahul Mani
    Chauhan, R. K.
    Kumar, Manish
    ADCAIJ-ADVANCES IN DISTRIBUTED COMPUTING AND ARTIFICIAL INTELLIGENCE JOURNAL, 2022, 11 (04): : 475 - 488
  • [36] Low voltage high performance hybrid full adder
    Kumar, Pankaj
    Sharma, Rajender Kumar
    ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH, 2016, 19 (01): : 559 - 565
  • [37] A New Low-Power Full-Adder Cell For Low Voltage Using CNTFETs
    Jttendra, K. S.
    Srirtivasulu, Avireni
    Singh, Brahrnadeo Prasad
    PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON ELECTRONICS, COMPUTERS AND ARTIFICIAL INTELLIGENCE - ECAI 2017, 2017,
  • [38] A Novel high-speed low power 9T full adder
    Kumar, Sreeja S.
    Rakesh, S.
    MATERIALS TODAY-PROCEEDINGS, 2020, 24 : 1882 - 1889
  • [39] Design and implementation of a low power ternary full adder
    Srivastava, A
    Venkatapathy, K
    VLSI DESIGN, 1996, 4 (01) : 75 - 81
  • [40] Design Topologies For Low Power Cmos Full Adder
    Devadas, M.
    Kishore, K. Lal
    PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON INVENTIVE SYSTEMS AND CONTROL (ICISC 2017), 2017, : 493 - 496