Standby Leakage Power Reduction Technique for Nanoscale CMOS VLSI Systems

被引:42
|
作者
Jeon, HeungJun [1 ]
Kim, Yong-Bin [1 ]
Choi, Minsu [2 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
[2] Missouri Univ Sci & Technol, Dept Elect & Comp Engn, Rolla, MO 65409 USA
基金
美国国家科学基金会;
关键词
Band-to-band tunneling (BTBT) leakage; gate leakage; leakage current; leakage power; optimal body bias voltage; subthreshold leakage; MOSFETS;
D O I
10.1109/TIM.2010.2044710
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a novel low-power design technique is proposed to minimize the standby leakage power in nanoscale CMOS very large scale integration (VLSI) systems by generating the adaptive optimal reverse body-bias voltage. The adaptive optimal body-bias voltage is generated from the proposed leakage monitoring circuit, which compares the subthreshold current (I-SUB) and the band-to-band tunneling (BTBT) current (I-BTBT). The proposed circuit was simulated in HSPICE using 32-nm bulk CMOS technology and evaluated using ISCAS85 benchmark circuits at different operating temperatures (ranging from 25 degrees C to 100 degrees C). Analysis of the results shows a maximum of 551 and 1491 times leakage power reduction at 25 degrees C and 100 degrees C, respectively, on a circuit with 546 gates. The proposed approach demonstrates that the optimal body bias reduces a considerable amount of standby leakage power dissipation in nanoscale CMOS integrated circuits. In this approach, the temperature and supply voltage variations are compensated by the proposed feedback loop.
引用
收藏
页码:1127 / 1133
页数:7
相关论文
共 50 条
  • [41] DOIND: a technique for leakage reduction in nanoscale domino logic circuits
    Ambika Prasad Shah
    Vaibhav Neema
    Shreeniwas Daulatabad
    Journal of Semiconductors, 2016, 37 (05) : 73 - 81
  • [42] DOIND: a technique for leakage reduction in nanoscale domino logic circuits
    Shah, Ambika Prasad
    Neema, Vaibhav
    Daulatabad, Shreeniwas
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (05)
  • [43] CMOS Standby Leakage Current Problems in Microcontroller Device
    Mamat, Hazian
    Sauli, Zaliman
    ICSE: 2008 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2008, : 631 - 633
  • [44] Leakage Power Reduction Techniques in Deep Submicron Technologies for VLSI Applications
    Priya, M. Geetha
    Baskaran, K.
    Krishnaveni, D.
    INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY AND SYSTEM DESIGN 2011, 2012, 30 : 1163 - 1170
  • [45] Standby power consumption estimation by interacting leakage current mechanisms in nanoscaled CMOS digital circuits
    Butzen, Paulo F.
    da Rosa, Leomar S., Jr.
    Chiappetta Filho, Erasmo J. D.
    Reis, Andre I.
    Ribas, Renato P.
    MICROELECTRONICS JOURNAL, 2010, 41 (04) : 247 - 255
  • [46] Particle Swarm Optimization Algorithm for Leakage Power Reduction in VLSI Circuits
    Rani, V. Leela
    Latha, M. Madhavi
    INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2016, 62 (02) : 179 - 186
  • [47] STANDBY POWER FOR NONVOLATILE CMOS RAMS
    ULLATE, LG
    ELECTRONIC ENGINEERING, 1987, 59 (721): : 22 - 22
  • [48] Standby and dynamic power minimization using enhanced hybrid power gating structure for deep-submicron CMOS VLSI
    Johannah, J. Jeba
    Korah, Reeba
    Kalavathy, Maria
    Sivanandham
    MICROELECTRONICS JOURNAL, 2017, 62 : 137 - 145
  • [49] LEakage Control TRAnsistor (LECTRA): A novel Approach for Leakage Reduction in Low Power VLSI Design
    Kassa, Sankit R.
    Nagaria, R. K.
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2016, 11 (01): : 53 - 77
  • [50] A novel dynamic power cutoff technique (DPCT) for active leakage reduction in deep submicron CMOS circuits
    Yu, Baozhen
    Bushnell, Michael L.
    ISLPED '06: PROCEEDINGS OF THE 2006 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2006, : 214 - 219